

### RAA489204

Industrial Grade Multi-Cell Li-Ion Battery Manager

The RAA489204 Industrial grade Li-ion battery manager IC supervises up to 14 series connected cells and is optimized to meet stringent Industrial performance, reliability, and safety requirements. The device provides all the functions expected of such a critical component in a battery management system, such as accurate cell voltage and temperature monitoring, cell balancing, and extensive system diagnostics.

In a typical configuration, a Master RAA489204 communicates to a host micro-controller through an SPI port and up to 29 additional RAA489204 devices connected together by a robust, proprietary, two-wire Daisy Chain. This communication system is highly flexible and can be implemented with capacitor isolation, transformer isolation, or a combination of both.

Three cell balancing modes are included: Manual Balance mode, Timed Balance mode, and Auto Balance mode. Auto Balance mode terminates balancing after a host-specified amount of charge has been removed from every cell.

The RAA489204 is packaged in a 64 pin TQFP and is specified for operation from -40°C to +85°C.

### **Applications**

- Electric Mobility battery packs
- Backup battery and energy storage systems requiring high accuracy management and monitoring
- Portable and semi-portable equipment

#### **Features**

- Monitors and manages up to 14 cells; all standard Li-lon cell chemistries
- Robust two-wire Daisy Chain communications system using capacitor or transformer coupling at up to 1Mbps
- High security communications protocol
- Cell voltage measurement accuracy +/-10mV
- Up to six external temperature monitoring inputs
- Internal temperature monitoring with warning flag
- Two general purpose I/O pins
- Automatic sensing of position in battery stack
- Measures and performs read-back on all voltages, temperatures, and diagnostics for 112 cells in less than 10ms
- User-selectable cell measurement averaging function
- 14-bit voltage and temperature measurements
- Integrated system diagnostics for all key functions
- Watchdog shuts down device if communication is lost
- Fully tolerant to EMC and transients

## **Contents**

| 1. | Over       | view                                             | . 5 |  |  |  |  |  |  |  |
|----|------------|--------------------------------------------------|-----|--|--|--|--|--|--|--|
|    | 1.1        | Block Diagram                                    | . 5 |  |  |  |  |  |  |  |
|    | 1.2        | Application Diagram                              | . 6 |  |  |  |  |  |  |  |
| 2. | Pin Ir     | Pin Information                                  |     |  |  |  |  |  |  |  |
|    | 2.1        | Pin Assignments                                  | . 7 |  |  |  |  |  |  |  |
|    | 2.2        | Pin Descriptions                                 | . 7 |  |  |  |  |  |  |  |
| 3. | Spec       | ifications                                       | 10  |  |  |  |  |  |  |  |
| •  | 3.1        | Absolute Maximum Ratings                         |     |  |  |  |  |  |  |  |
|    | 3.2        | Thermal Information                              |     |  |  |  |  |  |  |  |
|    | 3.3        | Recommended Operating Conditions                 |     |  |  |  |  |  |  |  |
|    | 3.4        | Electrical Specifications                        |     |  |  |  |  |  |  |  |
|    | 3.5        | Timing Diagrams                                  |     |  |  |  |  |  |  |  |
| 4. |            | al Performance Curves                            |     |  |  |  |  |  |  |  |
| 5. | ٠.         | ce Overview                                      |     |  |  |  |  |  |  |  |
|    |            |                                                  |     |  |  |  |  |  |  |  |
| 6. | •          | em Hardware Connection                           |     |  |  |  |  |  |  |  |
|    | 6.1        | Battery Connection                               |     |  |  |  |  |  |  |  |
|    | 6.2        | Cell Balance Connection                          |     |  |  |  |  |  |  |  |
|    | 0.0        | 6.2.1 External Balancing FETs                    |     |  |  |  |  |  |  |  |
|    | 6.3        | Internal Balancing FETs                          |     |  |  |  |  |  |  |  |
|    | C 4        | 6.3.1 Cell Voltage Measurements During Balancing |     |  |  |  |  |  |  |  |
|    | 6.4        | Cell Balance Operation                           |     |  |  |  |  |  |  |  |
|    | 6.5<br>6.6 | Operating with Reduced Cell Counts               |     |  |  |  |  |  |  |  |
|    | 6.7        | Power Supplies                                   |     |  |  |  |  |  |  |  |
|    | 6.8        | Hardware Reset                                   |     |  |  |  |  |  |  |  |
|    | 6.9        | Temperature Pins                                 |     |  |  |  |  |  |  |  |
|    | 6.10       | General Purpose I/O                              |     |  |  |  |  |  |  |  |
|    | 0.10       | 6.10.1 GPIO Input/Output Select                  |     |  |  |  |  |  |  |  |
|    |            | 6.10.2 GPIO Output Functions                     |     |  |  |  |  |  |  |  |
|    | 6.11       | GPIO/EXT Pins as General Purpose Inputs          |     |  |  |  |  |  |  |  |
|    |            | Communication Ports                              |     |  |  |  |  |  |  |  |
|    |            | 6.12.1 SPI Port                                  |     |  |  |  |  |  |  |  |
|    |            | 6.12.2 Daisy Chain Ports                         | 46  |  |  |  |  |  |  |  |
|    | 6.13       | Component Selection                              | 49  |  |  |  |  |  |  |  |
| 7. | Comi       | munication                                       | 50  |  |  |  |  |  |  |  |
|    | 7.1        | SPI Interface                                    |     |  |  |  |  |  |  |  |
|    | 7.2        | Daisy Chain Interface                            |     |  |  |  |  |  |  |  |
|    | 7.3        | Communication Protocols                          |     |  |  |  |  |  |  |  |
|    |            | 7.3.1 Packet Header                              | 54  |  |  |  |  |  |  |  |
|    |            | 7.3.2 Packet Data                                | 55  |  |  |  |  |  |  |  |
|    |            | 7.3.3 CRC Calculation                            | 60  |  |  |  |  |  |  |  |
|    |            | 7.3.4 Communication Protocol Examples            | 62  |  |  |  |  |  |  |  |
| 8. | Devic      | ce Commands                                      | 64  |  |  |  |  |  |  |  |
|    | 8.1        | Read/Write                                       |     |  |  |  |  |  |  |  |
|    | 8.2        | Scan Voltages (Address: C1H)                     |     |  |  |  |  |  |  |  |
|    |            |                                                  |     |  |  |  |  |  |  |  |

### RAA489204 Datasheet

|     |       | 8.2.1      | PACK Voltage Adjustment                  | 65 |
|-----|-------|------------|------------------------------------------|----|
|     |       | 8.2.2      | Fault Signal Filtering                   | 65 |
|     |       |            | Cell Voltage Averaging                   |    |
|     | 8.3   | Scan Ter   | mperatures (Address: C2H)                | 66 |
|     |       | 8.3.1      | Temperature Voltage Averaging            | 68 |
|     | 8.4   | Voltage a  | and Temperature Data Format              | 68 |
|     | 8.5   | Scan Mix   | ked (Address: C3H)                       | 68 |
|     | 8.6   | Scan Wir   | res (Address: C4H)                       | 68 |
|     | 8.7   | Scan All   | (Address: C5H)                           | 69 |
|     | 8.8   | Scan Co    | ntinuous (Address: C6H)                  | 70 |
|     | 8.9   |            | ibit (Address: C7H)                      |    |
|     | 8.10  | Measure    | (Address: C8H)                           | 71 |
|     | 8.11  | Scan Ce    | II MUX (Address: C9H)                    | 72 |
|     | 8.12  |            | Enable (Address: CAH)                    |    |
|     | 8.13  |            | Inhibit (Address: CBH)                   |    |
|     | 8.14  |            | (Address: D0H)                           |    |
|     | -     |            | Roll Call Operation                      |    |
|     |       |            | Roll Call Error Handling                 |    |
|     | 8.15  |            | dress: D1H)                              |    |
|     |       | •          | dress: D2H)                              |    |
|     | 8.17  | `          | Failure (Address: D3H)                   |    |
|     | 8.18  |            | ddress: D4H)                             |    |
|     | 8.19  |            | (Address: D5H)                           |    |
|     | 8.20  | •          | Address: D6H)                            |    |
|     | 8.21  | •          | e Register Checksum (Address: D7H)       |    |
|     | 8.22  |            | egister Checksum (Address: D8H)          |    |
|     | 8.23  |            | Clear on Write (Address: DAH)            |    |
|     | 8.24  |            | Wakeup Precursor (Address: DEH)          |    |
|     |       | _          | Address: DFH)                            |    |
| ^   |       | -          | Control                                  |    |
| 9.  | _     |            |                                          |    |
|     | 9.1   |            | Balance Mode                             |    |
|     |       |            | Manual Balance Example                   |    |
|     | 9.2   |            | alance Mode                              |    |
|     |       | 9.2.1      | Timed Balance Example                    |    |
|     | 9.3   |            | ance Mode                                |    |
|     |       |            | Auto Balance Value Calculation Example   |    |
|     |       | 9.3.2      | Auto Balance Mode Cell Balancing Example | 85 |
| 10. | Opera | ational Ti | ming                                     | 87 |
|     | -     |            | nd Timing                                |    |
|     |       |            | Command Timing Diagrams                  |    |
|     | 10.2  |            | Operations                               |    |
|     |       |            | Scan Voltage Internal Timing             |    |
|     |       |            | Scan Mixed Internal Timing               |    |
|     |       |            | Scan All Internal Timing                 |    |
|     |       |            | Scan Temperature Internal Timing         |    |
|     |       |            | ·                                        |    |
|     |       |            | Scan Wires Internal Timing               |    |
|     |       |            | Scan Cell MUX Internal Timing            |    |
|     |       | 10.2.7     | Internal Timing Summary                  | 96 |

### RAA489204 Datasheet

|     | 10.3<br>10.4<br>10.5                 | 10.3.1<br>10.3.2<br>Sequent              | Cell Voltage Measurement Averaging Time se Timing                                  | . 97<br>. 98<br>103<br>106             |
|-----|--------------------------------------|------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------|
| 11. | Powe                                 | er Modes                                 | ·                                                                                  | 108                                    |
|     | 11.1<br>11.2<br>11.3<br>11.4<br>11.5 | Normal I<br>Shutdow<br>Sleep M<br>Wakeup | Mode  /n Mode  ode  dequencing  Fault Limit Settings  Configuration Settings       | 108<br>108<br>108<br>109<br>110<br>112 |
| 12. | Com                                  | municati                                 | on Faults                                                                          |                                        |
|     | 12.1<br>12.2<br>12.3<br>12.4<br>12.5 | Measure<br>Diagnos<br>Daisy Cl           | nication Failure ement Scan Counter tic Scan Counter nain Communications Conflicts | 115<br>116<br>116                      |
| 13. | Syste                                | em Faults                                | <b>3</b>                                                                           | 117                                    |
|     | 13.2                                 | Memory                                   | gnals Checksum agnostics                                                           | 119                                    |
| 14. | Syste                                | em Regis                                 | ters                                                                               | 127                                    |
|     | 14.2<br>14.3                         | Fault Sta<br>Cell Bala                   | gisters atus and Setup Registers ance Registers Map                                | 131<br>150                             |
| 15. |                                      | •                                        | ine Drawing                                                                        |                                        |
| 16. | Orde                                 | ring Info                                | rmation                                                                            | 159                                    |
| 17  | Revis                                | sion Hist                                | ory.                                                                               | 159                                    |

### 1. Overview

## 1.1 Block Diagram



Figure 1. RAA489204 Block Diagram

## 1.2 Application Diagram



Figure 2. Typical Application

## 2. Pin Information

## 2.1 Pin Assignments



Top View

## 2.2 Pin Descriptions

| Pin Number                                                         | Symbol                                                                                     | Description                                                                                                                                                                                                                                                                                        |
|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                                                  | VBAT                                                                                       | <b>Main IC supply pins</b> . 10V to 65V. Connect to the most positive terminal in the battery string.                                                                                                                                                                                              |
| 2                                                                  | PACK                                                                                       | <b>Battery pack voltage input.</b> Measures pack voltage and provides power to the AFE high voltage circuits. Connect to the most positive terminal in the battery string.                                                                                                                         |
| 3, 5, 7, 9, 11,<br>13, 15, 17,<br>19, 21, 23,<br>25, 27, 29,<br>31 | VC[14:0]                                                                                   | <b>Battery cell voltage inputs.</b> VCn connects to the positive terminal of CELLn and the negative terminal of CELLn+1. (VC14 connects only to the positive terminal of CELL14 and VC0 only connects with the negative terminal of CELL1). Recommended input range (per cell) is -5V to +5V.      |
| 4, 6, 8, 10,<br>12, 14, 16,<br>18, 20, 22,<br>24, 26, 28,<br>30    | CB[14:1], CB2, CB3,<br>CB4, CB5, CB6, CB7,<br>CB8, CB9, CB10,<br>CB11, CB12, CB13,<br>CB14 | Cell balancing outputs. In external balancing mode, each output controls an external FET that provides a current path around the cell to provide balancing. In internal balancing mode, each output may be connected to its associated VC pin to allow balancing without the use of external FETs. |
| 32, 33, 34                                                         | VSS                                                                                        | Ground. These pins connect to the most negative terminal in the battery string.                                                                                                                                                                                                                    |

| Pin Number        | Symbol                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|-------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 35, 36, 37,<br>38 | ExT1, ExT2, ExT3,<br>ExT4 | <b>External temperature monitor or general purpose analog inputs.</b> The temperature inputs are intended for use with external resistor networks using NTC type thermistor sense elements, but can also be used as general purpose analog inputs at the discretion of the user. 0V to 2.5V input range.                                                                                                                                                                                                                   |  |  |  |
| 40, 41            | GPIO1, GPIO2              | General purpose I/O pins. Can be used as external temperature monitor or general purpose inputs or provide output control of external circuits. As temperature inputs, they are intended for use with external resistor networks using NTC type thermistor sense elements. As general purpose analog inputs, the external circuits are implemented at the discretion of the user. GPIO pins have a 0V to 2.5V input range. As an output the GPIO1 and GPIO2 pins are controlled by register bits. 0V to 3.3V output range. |  |  |  |
| 39                | TEMPREG                   | <b>Temperature monitor reference output.</b> A switched 2.5V output that supplies the REF voltage to external NTC thermistor circuits to provide ratiometric ADC inputs for temperature measurement.                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 42                | REF                       | 2.5V voltage reference decoupling pin. Connect a 2.2µF capacitor to VSS.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| 43                | VCC                       | Analog supply voltage input. Connect to V3P3 using a $33\Omega$ resistor. Connect a $1\mu F$ capacitor to ground.                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 44                | V2P5                      | Internal 2.5V digital supply decoupling pin. Connect a 1µF capacitor to DGND.                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 45                | V3P3                      | <b>3.3V digital supply voltage input.</b> Connect the emitter of the external NPN regulator transistor to this pin. Connect a 1μF capacitor to ground.                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 46                | DTRDYMODE                 | DATAREADY mode programming pin. Connect to DGND for normal DATAREADY handshake function. Connect to V3P3 for SPI Block mode data transfer function.                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 47                | BASE                      | Regulator control pin. Connect the external NPN transistor base. Do not let this pin float.                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 50                | CMODE                     | <b>Communications Port 1 mode pin.</b> Connect to V3P3 for Daisy Chain (Mid or Top stack device). Connect to GND for SPI (Daisy Chain Master or stand-alone devices).                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 51                | DGND                      | Digital Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 53, 52            | COMMRATE0,<br>COMMRATE1   | Daisy Chain communications data rate setting. Connect to DGND for '0' or to V3P3 for '1'. Data rate settings are: '00' = 333kHz '01' = 500kHz '11' = 1MHz See Table 12.                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| 54                | EN                        | <b>Enable input.</b> Internally pulled up to V3P3 to enable the part. Tie to DGND to disable the IC. The enable logic is Internally pulled low by an open-drain function in response to an HReset command.                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 55                | FAULT                     | <b>Logic fault output.</b> Asserted Low if a fault condition exists. The logic output range is 0V to V3P3.                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 56                | DATAREADY                 | SPI data ready. Pin asserted Low when data is ready to be transmitted to microcontroller. The logic output range is 0V to V3P3.                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 57                | DOUT                      | SPI serial data output (MISO). The output range is 0V to V3P3.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 58                | DIN                       | SPI serial data input (MOSI).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 60                | CS/DLO1                   | SPI chip-select. (Active Low input). Daisy Chain Port 1 low connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| 61                | SCLK/DHI1                 | SPI serial clock input. Daisy Chain Port 1 high connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 63, 64            | DLO2, DHI2                | Daisy Chain Port 2 connections.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |

### RAA489204 Datasheet

| Pin Number | Symbol | Description              |  |  |
|------------|--------|--------------------------|--|--|
| 48, 49     | DNC    | Do not connect.          |  |  |
| 59, 62     | NC     | No internal connections. |  |  |

## 3. Specifications

## 3.1 Absolute Maximum Ratings

**CAUTION**: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty.

| Parameter                                                                                                                                 | Minimum                                           | Maximum    | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------------|------|
| Voltage Relative to VSS, unless otherwise specified                                                                                       |                                                   | 1          | · I  |
| VBAT, PACK                                                                                                                                | -0.3                                              | 70         | V    |
| DHI1, DLO1, DHI2, DLO2                                                                                                                    | -0.3                                              | 54         | V    |
| VC0, VC1                                                                                                                                  | -0.3                                              | 9          | V    |
| VC2                                                                                                                                       | -0.3                                              | 18         | V    |
| VC3, VC4                                                                                                                                  | -0.3                                              | 27         | V    |
| VC5, VC6                                                                                                                                  | -0.3                                              | 36         | V    |
| VC7, VC8                                                                                                                                  | -0.3                                              | 45         | V    |
| VC9, VC10                                                                                                                                 | -0.3                                              | 63         | V    |
| VC11, VC12                                                                                                                                | -0.3                                              | 63         | V    |
| VC13, VC14                                                                                                                                | -0.3                                              | 70         | V    |
| VCn (for n = 0 to 14)                                                                                                                     | -0.3                                              | VBAT + 0.5 | V    |
| VC5 to VC6, VC7 to VC8, VC9 to VC10, VC11 to VC12, VC13 to VC14, PACK to VBAT                                                             | -9.5V                                             | + 9.5V     | V    |
| CBn (for n = 1 to 14)                                                                                                                     |                                                   | VBAT + 0.5 | V    |
| CBn - VC(n-1) (for n = 1 to 11)                                                                                                           | -0.3                                              | 9.0        | V    |
| VCn - CBn (for n = 12 to 14)                                                                                                              | -9.0                                              | 0.5        | V    |
| DIN, DOUT, DATAREADY, FAULT, CMODE, DTRDYMODE, TEMPREG, REF, V3P3, VCC, COMM RATE n, EN, BASE, and when CMODE connected to DGN: SCLK, CS, | -0.2                                              | 5.5        | V    |
| ExTn, GPIO1, GPIO2                                                                                                                        | -0.2                                              | 4.1        | V    |
| V2P5                                                                                                                                      | -0.2                                              | 3.1        | V    |
| ESD Rating                                                                                                                                | V                                                 | Unit       |      |
| Human Body Model (Tested per JS-001-2017)                                                                                                 | 3                                                 | V          |      |
| Charge Device Model (Tested per JS-002-2018)                                                                                              | Charge Device Model (Tested per JS-002-2018) 1000 |            |      |
| Latch-Up (Tested per JESD-78B; Class 2, Level A)                                                                                          |                                                   | 100        | mA   |

### 3.2 Thermal Information

| Thermal Resistance (Typical)         | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) |
|--------------------------------------|------------------------|------------------------|
| 64 Ld TQFP Package <sup>[1][2]</sup> | 43                     | 8                      |

<sup>1.</sup>  $\theta_{JA}$  is measured with the component mounted on a high-effective thermal conductivity test board in free air. See TB379.



<sup>2.</sup> For  $\theta_{\text{JC}},$  the case temperature location is taken at the package top center.

| Parameter                                    | Minimum    | Maximum | Unit |  |
|----------------------------------------------|------------|---------|------|--|
| Maximum Continuous Package Power Dissipation |            | 400     | mW   |  |
| Storage Temperature                          | -55        | +125    | °C   |  |
| Maximum Operating Junction Temperature       |            | +125    | °C   |  |
| Pb-Free Reflow Profile                       | See TB493. |         |      |  |

# 3.3 Recommended Operating Conditions

| Parameter                                                 | Minimum   | Maximum    | Unit |  |  |  |  |  |
|-----------------------------------------------------------|-----------|------------|------|--|--|--|--|--|
| Voltages Relative to VSS, Unless Otherwise Specified      |           |            |      |  |  |  |  |  |
| T <sub>A</sub> , Ambient Temperature Range                | -40       | +85        | °C   |  |  |  |  |  |
| VBAT, PACK                                                | 10        | 65         | V    |  |  |  |  |  |
| VCn, CBn (for n = 1 to 14)                                | -0.3      | VBAT + 0.5 | V    |  |  |  |  |  |
| VCn - VC(n-1) (for n = 2 to 14)                           | -0.3      | 5.0        | V    |  |  |  |  |  |
| VC1                                                       | VC0 - 0.1 | VC0 + 5.0  | V    |  |  |  |  |  |
| VC0                                                       | -0.1      | +0.1       | V    |  |  |  |  |  |
| CBn - VC(n-1) (for n = 1 to 11)                           | -0.3      | 5.5        | V    |  |  |  |  |  |
| VCn - CBn (for n = 12 to 14)                              | -5.5      | 0.5        | V    |  |  |  |  |  |
| VC5, VC6                                                  | -0.3      | 36         | V    |  |  |  |  |  |
| DIN, SCLK, CS, COMMRATE0, COMMRATE1, EN, DTRDYMODE, CMODE | 0         | 3.6        | V    |  |  |  |  |  |
| ExT1, ExT2, ExT3, ExT4, GPIO1, GPIO2 Input Voltages       | 0         | 2.5        | V    |  |  |  |  |  |
| DGND                                                      | -10       | 10         | mV   |  |  |  |  |  |

## 3.4 Electrical Specifications

 $V_{BAT}$  = 49V,  $T_A$  = 25°C, unless otherwise specified. Biasing set-up as in Figure 42 and Figure 43 or equivalent.

| Parameter                                                         | Symbol               | Test Conditions                                                                                                  | Min <sup>[1]</sup> | Typ <sup>[2]</sup> | Max <sup>[1]</sup> | Unit |  |  |  |
|-------------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|------|--|--|--|
| Measurement Specifications                                        |                      |                                                                                                                  |                    |                    |                    |      |  |  |  |
| Cell Voltage Input<br>Measurement Range                           | V <sub>CELL</sub>    | VC(n) - VC(n-1) for design reference                                                                             | -0.3               |                    | 5                  | V    |  |  |  |
| Cell Monitor Voltage<br>Resolution                                | V <sub>CELLRES</sub> | [VC(n)-VC(n-1)] LSB step size (15-bit signed number), 5V full-scale value                                        |                    | 0.153              |                    | mV   |  |  |  |
| RAA489204 Initial Cell<br>Monitor Voltage<br>Error <sup>[3]</sup> | ΔV <sub>CELL</sub>   | 1.65V < V <sub>CELL</sub> < 4.28V<br>across -20°C to +60°C                                                       | -10                |                    | 10                 | mV   |  |  |  |
| PACK Monitor Voltage<br>Resolution                                | PACK <sub>RES</sub>  | ADC resolution referred to input (V <sub>BAT</sub> ) level. 16-bit unsigned number. Full-scale value = 78.6432V. |                    | 1.2                |                    | mV   |  |  |  |
| Initial PACK Monitor<br>Voltage Error.                            | ΔPACK                | Measured at PACK = 23V to 60V;                                                                                   | -230               |                    | 230                | mV   |  |  |  |
| External Temperature<br>Monitoring Regulator                      | $V_{TEMP}$           | V <sub>TEMPREG</sub> - V <sub>REF</sub> (no load on V <sub>TEMPREG</sub> ),                                      | -20                |                    | 20                 | mV   |  |  |  |

 $V_{BAT}$  = 49V,  $T_A$  = 25°C, unless otherwise specified. Biasing set-up as in Figure 42 and Figure 43 or equivalent. (Cont.)

| Parameter                                                  | Symbol               | Test Conditions                                                                                                                                                            | Min <sup>[1]</sup> | Typ <sup>[2]</sup> | Max <sup>[1]</sup> | Unit    |
|------------------------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|---------|
| External Temperature Output Impedance                      | R <sub>TEMP</sub>    | Output impedance at TEMPREG pin.                                                                                                                                           |                    | 0.5                |                    | Ω       |
| External Temperature<br>and GPIO Input<br>Pull-Up          | R <sub>EXTTEMP</sub> | Pull-up resistor to V3P3 applied to each input during measurement.                                                                                                         |                    | 9.5                |                    | ΜΩ      |
| External Temperature<br>and GPIO Input Range               | V <sub>EXTRNG</sub>  | Effective ExTn and GPIO input voltage range. For design reference. This is the input voltage range that does not trigger an open input condition. V <sub>BAT</sub> = 49.0V | 0                  |                    | 2.422              | V       |
| External Temperature and GPIO Input Offset                 | V <sub>EXTOFF</sub>  | V <sub>BAT</sub> = 49.0V                                                                                                                                                   | -5                 |                    | 5                  | mV      |
| External Temperature<br>Input and GPIO Full<br>Scale Error | V <sub>EXTG</sub>    | Absolute, V <sub>BAT</sub> = 49.0V. {Measurement value} minus {Voltage measured at pin} Voltage at pin = 2.5V                                                              | -30                |                    | 30                 | mV      |
|                                                            |                      | Ratiometric (relative to V <sub>TEMPREG</sub> ) V <sub>BAT</sub> = 49.0V.                                                                                                  | -30                |                    | 30                 | mV      |
| Internal Temperature<br>Monitor Error                      | V <sub>INTMON</sub>  |                                                                                                                                                                            |                    | ±5                 |                    | °C      |
| Internal Temperature<br>Monitor Resolution                 | T <sub>INTRES</sub>  | Output resolution (LSB/°K). 16-bit unsigned number                                                                                                                         |                    | 128                |                    | LSB/°K  |
| Internal Temperature<br>Monitor Output                     | T <sub>INT25</sub>   | Output count at +25°C                                                                                                                                                      |                    | 38144              |                    | Decimal |
| Power-Up Specification                                     | ns                   |                                                                                                                                                                            |                    |                    |                    |         |
| Power-Up Condition<br>Threshold                            | V <sub>POR</sub>     | V <sub>BAT</sub> voltage (rising)                                                                                                                                          | 4.7                | 5.3                | 5.9                | V       |
| Power-Up Condition<br>Hysteresis                           | $V_{PORhys}$         |                                                                                                                                                                            |                    | 400                |                    | mV      |
| Enable Pin Minimum<br>Pulse Width                          | t <sub>EN</sub>      | Minimum EN low time needed to force device re-enable <sup>[2]</sup>                                                                                                        | 50                 |                    |                    | μs      |
| Initial Power-Up Delay                                     | t <sub>POR</sub>     | Time after VPOR condition (EN tied to V3P3 pin)  V <sub>REF</sub> = 0V to 0.95 x V <sub>REF</sub> (nominal);  Communication with the device is possible after this delay   |                    |                    | 26                 | ms      |
| Enable Pin Power-Up<br>Delay                               | t <sub>PUD</sub>     | Delay after EN transitions from Low to High V <sub>REF</sub> = 0V to 0.95 x V <sub>REF</sub> (nominal) Communication with the device is possible after this delay          |                    |                    | 13                 | ms      |
| Voltage<br>Reference/Oscillator<br>Check Delay             | t <sub>VREF</sub>    | Time from power-on, EN pin going High, or the end of WAKEUP command to internal voltage reference check complete and start of Oscillator check                             |                    | 20                 |                    | ms      |
| Oscillator Check Filter<br>Time                            | toscf                | Minimum duration of Oscillator fault required for detection                                                                                                                |                    | 100                |                    | ms      |

V<sub>BAT</sub> = 49V, T<sub>A</sub> = 25°C, unless otherwise specified. Biasing set-up as in Figure 42 and Figure 43 or equivalent. (Cont.)

| Parameter                                                                | Symbol                  | Test Conditions                                                                                                                                                                                        | Min <sup>[1]</sup> | Typ <sup>[2]</sup> | Max <sup>[1]</sup> | Unit |
|--------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|------|
| Supply Current Specif                                                    | ications                |                                                                                                                                                                                                        | •                  |                    |                    |      |
| V <sub>BAT</sub> + V <sub>PACK</sub> Supply I <sub>VB</sub> ,<br>Current |                         | Non-Daisy Chain configuration. EN pin = High. CMODE pin = Low. DP2 bit = 1 (upper daisy port disabled). No communications, ADC, measurement, balancing, or open-wire detection activity (stand-alone). |                    |                    |                    |      |
|                                                                          |                         | 10.0V                                                                                                                                                                                                  |                    | 95                 |                    | μΑ   |
|                                                                          |                         | 49.0V                                                                                                                                                                                                  |                    | 95                 |                    | μA   |
|                                                                          |                         | 65V                                                                                                                                                                                                    |                    | 95                 | 135                | μΑ   |
|                                                                          | I <sub>VBAT2</sub>      | Daisy Chain configuration. EN pin = High. CMO daisy port enabled). No communications, ADC, detection activity (Master or stand-alone).                                                                 |                    |                    |                    |      |
|                                                                          |                         | 10V                                                                                                                                                                                                    |                    | 490                |                    | μΑ   |
|                                                                          |                         | 49.0V                                                                                                                                                                                                  |                    | 610                |                    | μΑ   |
|                                                                          |                         | 65V                                                                                                                                                                                                    |                    | 660                | 800                | μA   |
|                                                                          |                         | Peak current when Daisy Chain transmitting                                                                                                                                                             |                    | 20                 |                    | mA   |
|                                                                          | I <sub>VBAT3</sub>      | Daisy Chain configuration. EN pin = High, CMODE pin = High. DP2 bit = 0 (defaudaisy port enabled). No communications, ADC, measurement, balancing, or oper detection activity (Mid or Top).            |                    |                    |                    |      |
|                                                                          |                         | 10V                                                                                                                                                                                                    |                    | 860                |                    | μA   |
|                                                                          |                         | 49.0V                                                                                                                                                                                                  |                    | 1100               |                    | μA   |
|                                                                          |                         | 65V                                                                                                                                                                                                    |                    | 1200               | 1500               | μA   |
|                                                                          |                         | Peak current when Daisy Chain transmitting                                                                                                                                                             |                    | 20                 |                    | mA   |
|                                                                          | I <sub>VBAT4</sub>      | Daisy Chain configuration. EN pin = High. CMODE pin = High. DP2 = 1 (or daisy port disabled). No communications, ADC, measurement, balancing, detection activity  (Top).                               |                    |                    |                    |      |
|                                                                          |                         | 10V                                                                                                                                                                                                    |                    | 490                |                    | μA   |
|                                                                          |                         | 49.0V                                                                                                                                                                                                  |                    | 610                |                    | μA   |
|                                                                          |                         | 65V                                                                                                                                                                                                    |                    | 660                | 800                | μA   |
|                                                                          |                         | Peak current when Daisy Chain transmitting                                                                                                                                                             |                    | 20                 |                    | mA   |
|                                                                          | I <sub>VBATSLEEP1</sub> | Sleep mode, EN = 1; CMODE pin = Low and DP2 = 0 (Device Enabled in Stand-Alone with Upper daisy port enabled) or CMODE pin = High and DP2 = don't care (Device enabled in any Daisy Chain mode).       |                    |                    |                    |      |
|                                                                          |                         | 10V                                                                                                                                                                                                    |                    | 38                 |                    | μA   |
|                                                                          |                         | 49.0V                                                                                                                                                                                                  |                    | 39                 |                    | μA   |
|                                                                          |                         | 65V                                                                                                                                                                                                    |                    | 40                 |                    | μA   |
|                                                                          | I <sub>VBATSLEEP2</sub> | Sleep mode EN = 1; CMODE pin = Low, DP2 = 1 (Stand-Alone with upper daisy port disabled.)                                                                                                              |                    | 22                 |                    | μΑ   |

 $V_{BAT}$  = 49V,  $T_A$  = 25°C, unless otherwise specified. Biasing set-up as in Figure 42 and Figure 43 or equivalent. (Cont.)

| Parameter Symbol Test Condition                              |                         | Test Conditions                                                                                                                                                                              | Min <sup>[1]</sup> | Typ <sup>[2]</sup> | Max <sup>[1]</sup> | Unit |
|--------------------------------------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|------|
|                                                              | I <sub>VBATSHDN</sub>   | Shutdown. Device "off" (EN = 0)                                                                                                                                                              |                    |                    |                    |      |
|                                                              |                         | 10V                                                                                                                                                                                          |                    | 19                 |                    | μΑ   |
|                                                              |                         | 49.0V                                                                                                                                                                                        |                    | 19                 |                    | μA   |
|                                                              |                         | 65V                                                                                                                                                                                          |                    | 19                 | 75                 | μA   |
| V <sub>BAT</sub> Incremental<br>Supply Current,<br>Balancing | I <sub>VBATBAL</sub>    | All balancing circuits on. Incremental current: Add to non-balancing $V_{BAT}$ current. $V_{BAT} = 49.0V^{[1]}$                                                                              | 365                | 410                | μA                 |      |
| Cell Input Current,                                          | I <sub>VCELL</sub>      | VC0 input <sup>[1]</sup>                                                                                                                                                                     | -1.8               | -1                 | -0.3               | μΑ   |
| Device Operating <sup>[4]</sup>                              |                         | VC1 input <sup>[1]</sup>                                                                                                                                                                     | 0.0                | 1                  | 1.8                | μA   |
|                                                              |                         | VC2, VC3, VC4, VC5, VC6, VC7, VC7, VC9, VC10, VC11, VC12, VC13 inputs <sup>[1]</sup>                                                                                                         | 0.6                | 2                  | 3.6                | μΑ   |
|                                                              |                         | VC14 input <sup>[1]</sup>                                                                                                                                                                    | 0.3                | 1                  | 1.8                | μA   |
| Cell Input Current -<br>Device off <sup>[4]</sup>            | I <sub>VCELL_</sub> OFF | Pins: VC0, VCn (n = 1 to 14);<br>EN = 0; or<br>EN =1 and in Sleep Mode.                                                                                                                      |                    | ±10                |                    | nA   |
| V3P3 Supply Current                                          | I <sub>V3P3</sub>       | Device enabled; no measurement activity,<br>Normal mode; V <sub>BAT</sub> = 65V <sup>[1]</sup>                                                                                               | 1.0                | 1.5                | 2.0                | mA   |
| V <sub>CC</sub> Supply Current                               | l <sub>vcc</sub>        | Device enabled (EN = 1); V <sub>BAT</sub> = 65V.  No ADC or Daisy Chain communications active <sup>[1]</sup>                                                                                 | 2.4                | 3.5                | 4.5                | mA   |
| IVCCPEAK                                                     |                         | V <sub>BAT</sub> = 6 to 65V. Device enabled (EN = 1). Peak current when ADC active. Note: peak current is very short duration. Average current is not significantly affected. <sup>[1]</sup> |                    | 6.0                |                    | mA   |
| Supply/Reference Volt                                        | age Specificat          | ions                                                                                                                                                                                         |                    |                    |                    |      |
| V <sub>3P3</sub> Regulator Voltage<br>(Normal)               | V <sub>3P3N</sub>       | EN = 1, load current range 0 to 5mA.<br>$V_{BAT} = 49.0V^{[1]}$                                                                                                                              | 3.25               | 3.35               | 3.45               | V    |
| V3P3 Regulator<br>Voltage (Sleep)                            | V <sub>3P3S</sub>       | EN = 1, No load. (SLEEP) V <sub>BAT</sub> = 49.0V <sup>[1]</sup>                                                                                                                             | 2.6                | 2.8                | 3.0                | V    |
| V <sub>REF</sub> Reference<br>Voltage                        | $V_{REF}$               | EN = 1, no load,<br>Pack voltage = 49.0V, +25°C, Normal mode                                                                                                                                 |                    | 2.5                |                    | V    |
| VREF2 Second<br>Reference Voltage                            | V <sub>REF2</sub>       | V <sub>BAT</sub> = 49V <sup>[1]</sup>                                                                                                                                                        | 2.488              | 2.5                | 2.512              | V    |
| Over-Temperature Pro                                         | tection Specifi         | cations                                                                                                                                                                                      |                    |                    |                    |      |
| Internal Temperature<br>Limit Threshold                      | T <sub>INTSD</sub>      | Temperature rising Auto Balance stops and scan continuous stops.                                                                                                                             | 139                |                    |                    | °C   |
| External Temperature<br>Limit Threshold                      | T <sub>XT</sub>         | Programmable, 0 to VREF 0 16383 Note: External temperature input voltage higher than 31/32 of Full Scale are registered as open input faults.                                                |                    | 16383              | Digita             |      |
| Fault Detection System                                       | n Specification         | ns                                                                                                                                                                                           |                    |                    |                    |      |
| Undervoltage<br>Threshold                                    | V <sub>UV</sub>         | Programmable, 0 to 8191                                                                                                                                                                      | 0                  | 5 V                |                    |      |
|                                                              | <b></b>                 |                                                                                                                                                                                              | 1                  |                    |                    |      |

 $V_{BAT}$  = 49V,  $T_A$  = 25°C, unless otherwise specified. Biasing set-up as in Figure 42 and Figure 43 or equivalent. (Cont.)

| Parameter                                      | Symbol                     | Test Conditions                                                               |       | Typ <sup>[2]</sup> | Max <sup>[1]</sup> | Unit |
|------------------------------------------------|----------------------------|-------------------------------------------------------------------------------|-------|--------------------|--------------------|------|
| V <sub>3P3</sub> Power-Good<br>Window          | V <sub>3PH</sub>           | 3.3V power-good window high threshold V <sub>BAT</sub> = 49.0V                | 3.79  | 3.89               | 3.99               | V    |
| V <sub>3PL</sub>                               |                            | 3.3V power-good window low threshold V <sub>BAT</sub> = 49.0V                 | 2.54  | 2.64               | 2.71               | V    |
| V <sub>2P5</sub> Power-Good<br>Window          | V <sub>2P5H</sub>          | 2.5V power-good window high threshold V <sub>BAT</sub> = 49.0V                | 2.65  | 2.70               | 2.90               | V    |
|                                                | V <sub>2P5L</sub> [3]      | 2.5V power-good window low threshold V <sub>BAT</sub> = 49.0V                 | 1.85  | 2.03               | 2.24               | V    |
| V <sub>CC</sub> Power-Good<br>Window           | V <sub>VCCH</sub>          | VCC power-good window high threshold V <sub>BAT</sub> = 49.0V                 | 3.60  | 3.74               | 3.90               | V    |
|                                                | V <sub>VCCL</sub>          | VCC power-good window low threshold V <sub>BAT</sub> = 49.0V                  | 2.6   | 2.7                | 2.8                | V    |
| V <sub>REF</sub> Power-Good<br>Window          | V <sub>RPH</sub>           | V <sub>REF</sub> power-good window high threshold<br>V <sub>BAT</sub> = 49.0V | 2.52  | 2.7                | 2.9                | V    |
|                                                | V <sub>RPL</sub>           | V <sub>REF</sub> power-good window low threshold V <sub>BAT</sub> = 49.0V     | 2.15  | 2.3                | 2.47               | V    |
| TMUX voltage when                              |                            | Reference Voltage (address 6h'30)                                             |       | 193                |                    | mV   |
| TMUX = 1<br>See (Table 22)                     |                            | GPIO 1 (address 6h'27) <sup>[1]</sup>                                         |       | 386                |                    | mV   |
| See (Table 22)                                 |                            | GPIO 2 (address 6h'28) <sup>[1]</sup>                                         |       | 578                |                    | mV   |
|                                                |                            | Ext 1 (address 6h'21) <sup>[1]</sup>                                          |       | 771                |                    | mV   |
|                                                |                            | Ext 2 (address 6h'22) <sup>[1]</sup>                                          |       | 963                |                    | mV   |
|                                                |                            | Ext 3 (address 6h'23) <sup>[1]</sup>                                          |       | 1155               |                    | mV   |
|                                                |                            | Ext 4 (address 6h'24) <sup>[1]</sup>                                          |       | 1347               |                    | mV   |
|                                                |                            | PACK/32 (address 6h'10) <sup>[1]</sup>                                        |       | 1924               |                    | mV   |
|                                                |                            | Internal Temperature (address 6h'20) <sup>[1]</sup>                           |       | 2116               |                    | mV   |
| Full Scale ADC code                            | FFSP <sub>D</sub>          | Differential measurements                                                     | 7FE0  |                    | 7FFC               | Hex  |
| test                                           | FFSN <sub>D</sub>          | (Cell 1 to Cell 14) (address 6h'01 to 6h'0E)                                  | 8000  |                    | 801C               | Hex  |
|                                                | FFSP <sub>S</sub>          | Single ended measurements                                                     | FFE0  |                    | FFFC               | Hex  |
|                                                | FFSN <sub>S</sub>          | PACK voltage, IT, ExTn, GPIOn, Reference Voltage (address 6h'10 to 6h'30)     | 0000  |                    | 001C               | Hex  |
| Cell Open-Wire Detect                          | ion (See <mark>Scan</mark> | Wires (Address: C4H))                                                         |       |                    |                    |      |
| Open-Wire Current <sup>[4]</sup>               | I <sub>OW</sub>            | VC1 to VC14; V <sub>BAT</sub> = 49.0V                                         | 0.15  | 0.2                | 0.24               | mA   |
|                                                |                            | VC0; V <sub>BAT</sub> = 49.0V                                                 | -1.26 | -1.05              | -0.84              | mA   |
| Open-Wire Test On                              | t <sub>owon</sub>          | WSCN = 0; V <sub>BAT</sub> = 49.0V                                            | 1.4   | 1.6                | 1.9                | ms   |
| Time (see Figure 62)                           |                            | WSCN = 1; V <sub>BAT</sub> = 49.0V                                            | 4.7   | 5.3                | 6.1                | ms   |
| Primary Detection<br>Threshold, VC0            | V <sub>F30</sub>           | Cell1 lower connection, referred to VSS; 1.2 1.5 1 V <sub>BAT</sub> = 49.0V   |       | 1.8                | V                  |      |
| Primary Detection<br>Threshold, VC2 to<br>VC14 | V <sub>F31</sub>           | Through ADC, voltage delta recorded during test; $V_{BAT} = 49.0V^{[1]}$      |       |                    | V                  |      |

 $V_{BAT}$  = 49V,  $T_A$  = 25°C, unless otherwise specified. Biasing set-up as in Figure 42 and Figure 43 or equivalent. (Cont.)

| Parameter                                               | Symbol             | Test Conditions                                                                                                                                                      | Min <sup>[1]</sup> | Typ <sup>[2]</sup> | Max <sup>[1]</sup> | Unit |
|---------------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|------|
| Secondary Detection 1<br>Threshold, VC2 to<br>VC14      | V <sub>F32</sub>   | VC(n) - VC(n-1); Through ADC; V <sub>BAT</sub> = 49.0V                                                                                                               | -100               | -20                | -20                | mV   |
| Secondary Detection 2<br>Threshold, VC2 to<br>VC14      | V <sub>F33</sub>   | VC(n) - VC(n-1); V <sub>BAT</sub> = 49.0V -360 -1                                                                                                                    |                    | -180               | -50                | mV   |
| Secondary Detection<br>Threshold, VC1                   | V <sub>F34</sub>   | VC1 voltage; V <sub>BAT</sub> = 49.0V                                                                                                                                | 0.6                | 0.7                | 0.8                | V    |
| Open V <sub>BAT</sub> Fault<br>Detection Threshold      | V <sub>VBO1</sub>  | $V_{PACK}$ - $V_{VBAT}$ ; $V_{BAT}$ = 49.0V                                                                                                                          |                    | 260                |                    | mV   |
| Open VSS Fault<br>Detection Threshold                   | V <sub>VSSO1</sub> | V <sub>VSS</sub> - V <sub>VC0</sub> ; V <sub>BAT</sub> = 49.0V                                                                                                       |                    | 240                |                    | mV   |
| Measurement Function                                    | n Timing           |                                                                                                                                                                      |                    |                    | 1                  |      |
| Cell Sample Time<br>Skew (One Device)                   |                    | Time between sample of cell1 and sample of cell14 in a Scan Voltage command. <sup>[5]</sup>                                                                          |                    | 276                |                    | μs   |
| Cell Sample Time<br>Skew (Daisy Chain)<br>Figure 67     |                    | Time between start of scan in Master and start of scan in Mid Daisy Chain devices for a a Scan Voltage command, 8 devices in stack, 1MHz Daisy clock. <sup>[5]</sup> |                    | 22.5               |                    | μs   |
|                                                         |                    | Additional Time between start of scan in Mid to Top Daisy Chain devices, 1MHz Daisy clock <sup>[5]</sup>                                                             |                    | 1                  |                    | μs   |
| Cell Sample Time<br>skew (Eight Daisy<br>Chain Devices) |                    | Time between sample of cell1 and sample of cell112 in a Scan Voltage command <sup>[5]</sup>                                                                          | 300                |                    |                    | μs   |
| Scan Voltages Processing Time                           |                    | Time from start of scan to registers loaded and ready to read. (See Figure 67 and Table 49)                                                                          |                    | 589                |                    | μs   |
| Scan Mixed<br>Processing Time                           |                    | Time from start of scan to registers loaded and ready to read. (See Figure 67 and Table 49)                                                                          |                    | 665                |                    | μs   |
| Scan Temperatures Processing Time                       |                    | Time from start of scan to registers loaded and ready to read. (See Figure 67 and Table 49)                                                                          |                    | 3.5                |                    | ms   |
| Scan Wires<br>Processing Time                           |                    | Time from start of scan to registers loaded and ready to read. (See Figure 67 and Table 49)                                                                          |                    | 3.5                |                    | ms   |
| Scan All Processing<br>Time                             |                    | Time from start of scan to registers loaded and ready to read. (See Figure 67 and Table 49)                                                                          |                    | 4.5                |                    | ms   |
| Cell Balance Output Sp                                  | pecifications      |                                                                                                                                                                      |                    |                    |                    |      |
| Cell Balance Pin<br>Output Impedance                    | R <sub>CBL</sub>   | CBn output off impedance; CB output off between CB(n) to VC(n-1): cells 1 to 11, and between CB(n) to VC(n): cells 12 to 14                                          | 2 4                |                    | 5                  | ΜΩ   |
| Cell Balance Output<br>Current                          | I <sub>CBH1</sub>  | CBn output on. External balance mode. CB(N) - CB(N-1); (CB1 to CB11); V <sub>BAT</sub> = 49.0V                                                                       | -29                | -25                | -21                | μA   |
|                                                         | I <sub>CBH2</sub>  | CBn output on. External balance mode. CB(N) - CB(N-1); (CB12 to CB14); V <sub>BAT</sub> = 49.0V                                                                      |                    | 25                 | 29                 | μА   |
| Cell Balance Output<br>Leakage in Shutdown              | I <sub>CBSD</sub>  | EN = GND; VBAT = 49.0V                                                                                                                                               | -750 0 750         |                    | nA                 |      |
| Internal Cell Balance<br>Output Clamp                   | VCBCL              | $I_{CB} = 100 \mu A; V_{BAT} = 49.0 V$                                                                                                                               | 9                  |                    |                    | V    |

 $V_{BAT}$  = 49V,  $T_A$  = 25°C, unless otherwise specified. Biasing set-up as in Figure 42 and Figure 43 or equivalent. (Cont.)

| Parameter                                              | Symbol            | Test Conditions Min <sup>[1]</sup> Typ <sup>[2]</sup>                   |                                | Max <sup>[1]</sup> | Unit          |    |
|--------------------------------------------------------|-------------------|-------------------------------------------------------------------------|--------------------------------|--------------------|---------------|----|
| Internal Cell Balance<br>Switch ON Resistance          | VCBR              | I <sub>CB</sub> = 30mA; V <sub>BAT</sub> = 49.0V; CELL1 to CELL11       |                                | 9.5                |               | Ω  |
|                                                        |                   | I <sub>CB</sub> = 30mA; V <sub>BAT</sub> = 49.0V; CELL12 to CELL14      |                                | 10.1               |               | Ω  |
|                                                        |                   | CD / BAI / -                                                            |                                | -                  |               |    |
| Logic Inputs: SCLK, CS                                 | , DIN             |                                                                         | l                              |                    |               |    |
| Low Level Input<br>Voltage                             | V <sub>IL</sub>   |                                                                         |                                |                    | 0.8           | V  |
| High Level Input<br>Voltage                            | $V_{IH}$          |                                                                         | 1.75                           |                    |               | V  |
| Input Hysteresis                                       | V <sub>HYS</sub>  | [1]                                                                     | 100                            |                    |               | mV |
| Input Current                                          | I <sub>IN</sub>   | 0V < V <sub>IN</sub> < V3P3                                             | -1                             |                    | +1            | μA |
| Input Capacitance                                      | C <sub>IN</sub>   | [1]                                                                     |                                |                    | 10            | pF |
| Logic Inputs: EN, COM                                  | MRATE 0, CO       | MMRATE 1, CMODE                                                         | l .                            |                    |               |    |
| Low Level Input<br>Voltage                             | V <sub>IL</sub>   |                                                                         |                                |                    | 0.3 *<br>V3P3 | V  |
| High Level Input<br>Voltage                            | V <sub>IH</sub>   |                                                                         | 0.7 *<br>V3P3                  |                    |               | V  |
| Input Hysteresis                                       | V <sub>HYS</sub>  | [1] 0.05 * V3P3                                                         |                                |                    | V             |    |
| EN Pin Input<br>Resistance                             | R <sub>EN</sub>   | Internal Resistance between EN pin and V3P3 2.5 pin                     |                                |                    | МΩ            |    |
| COMMRATE0,<br>COMMRATE1,<br>CMODE Pin Input<br>Current | I <sub>IN</sub>   | 0V < V <sub>IN</sub> < V3P3                                             | 0V < V <sub>IN</sub> < V3P3 -1 |                    | +1            | μА |
| Input Capacitance                                      | C <sub>IN</sub>   | [1]                                                                     |                                |                    | 10            | pF |
| Logic Outputs: DOUT, F                                 | FAULT, DATA       | READY                                                                   |                                |                    | <u> </u>      |    |
| Low Level Output<br>Voltage                            | VO <sub>L</sub>   | At 3mA sink current; V <sub>BAT</sub> = 49.0V                           |                                |                    | 0.4           | V  |
| High Level Output<br>Voltage                           | VO <sub>H</sub>   | At 3mA source current; V <sub>BAT</sub> = 49.0V                         | V3P3 -<br>0.4                  |                    |               | V  |
| Logic Outputs: GPIO1,                                  | GPIO2 (as Οι      | rtput)                                                                  | l .                            |                    |               |    |
| Low Level Output<br>Voltage                            | LVO <sub>L</sub>  | At 1mA sink current; V <sub>BAT</sub> = 49.0V                           |                                |                    | 0.4           | V  |
| High Level Output<br>Voltage                           | LVO <sub>H</sub>  | At 1mA source current; V <sub>BAT</sub> = 49.0V V3P3 - 0.4              |                                |                    | V             |    |
| SPI Interface Timing (Se                               | ee Figure 3 ar    | nd 4)                                                                   |                                |                    |               |    |
| SCLK Clock<br>Frequency                                | f <sub>SCLK</sub> | V <sub>BAT</sub> = 49.0V                                                |                                | 2.0                | MHz           |    |
| Pulse Width of Input<br>Spikes Suppressed              | t <sub>IN1</sub>  | V <sub>BAT</sub> = 49.0V 50 200                                         |                                | 200                | ns            |    |
| Chip Select Lead Time                                  | t <sub>LEAD</sub> | Chip select Low to first SCLK rising edge; 200 V <sub>BAT</sub> = 49.0V |                                |                    | ns            |    |

 $V_{BAT}$  = 49V,  $T_A$  = 25°C, unless otherwise specified. Biasing set-up as in Figure 42 and Figure 43 or equivalent. (Cont.)

| Parameter                        | Symbol               | Test Conditions                                                                                                                                                                         |     | Typ <sup>[2]</sup>          | Max <sup>[1]</sup> | Unit |
|----------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------|--------------------|------|
| Clock High Time                  | t <sub>HIGH</sub>    | $V_{BAT} = 49.0V^{[1][6]}$                                                                                                                                                              | 200 |                             |                    | ns   |
| Clock Low Time                   | t <sub>LOW</sub>     | V <sub>BAT</sub> = 49.0V <sup>[1][6]</sup>                                                                                                                                              | 200 |                             |                    | ns   |
| DOUT Rise Time                   | t <sub>R</sub>       | Up to 50pF load                                                                                                                                                                         |     |                             | 30                 | ns   |
| DOUT Fall Time                   | t <sub>F</sub>       | Up to 50pF load                                                                                                                                                                         |     |                             | 30                 | ns   |
| Chip Select Lag Time             | t <sub>LAG</sub>     | Falling edge of 8th SCLK clock to $\overline{\text{CS}}$ High; (Byte Mode) $V_{\text{BAT}}$ = 49.0V[1]                                                                                  | 250 |                             |                    | ns   |
| Data Input Set-Up<br>Time        | t <sub>SI</sub>      | DIN valid before rising edge of SCLK;<br>V <sub>BAT</sub> = 49.0V                                                                                                                       | 100 |                             |                    | ns   |
| Data Input Hold Time             | t <sub>HI</sub>      | DIN to remain valid following rising edge of SCLK; V <sub>BAT</sub> = 49.0V                                                                                                             | 80  |                             |                    | ns   |
| Slave Access Time                | t <sub>A</sub>       | CS Low to DOUT active; V <sub>BAT</sub> = 49.0V <sup>[1]</sup>                                                                                                                          |     |                             | 200                | ns   |
| Data Output Valid<br>Time        | t <sub>DVO</sub>     | DOUT valid after falling edge of SCLK; V <sub>BAT</sub> = 49.0V <sup>[1][7]</sup>                                                                                                       |     |                             | 350                | ns   |
| Data Output Hold Time            | t <sub>HO</sub>      | DOUT valid after falling edge of SCLK; V <sub>BAT</sub> = 49.0V <sup>[1]</sup>                                                                                                          | 0   |                             |                    | ns   |
| Chip Select High Time            | t <sub>CS</sub>      | High time for $\overline{\text{CS}}$ between bytes (Byte Mode); $V_{\text{BAT}} = 49.0 V^{[1]}$                                                                                         | 250 |                             |                    | ns   |
| SPI Communications<br>Timeout    | t <sub>TIMEOUT</sub> | Within a communication sequence, the time<br>CS can remain High before SPI<br>communications time out, requiring the start of<br>a new command; V <sub>BAT</sub> = 49.0V <sup>[1]</sup> | 100 |                             |                    | μs   |
| DATAREADY Start<br>Time          | t <sub>DRSTRT</sub>  | DATAREADY Low to CS Low; Microcontroller response time to start clocking data out. V <sub>BAT</sub> = 49.0V <sup>[1]</sup>                                                              | 200 |                             |                    | ns   |
| DATAREADY Wait<br>Time Data      | t <sub>DRWAIT</sub>  | CS High to DATAREADY Low.  Delay before the device indicates more data is ready to transmit; V <sub>BAT</sub> = 49.0V <sup>[1]</sup>                                                    | 1   |                             | 140                | ns   |
| DATAREADY Stop<br>Time           | t <sub>DRSTP</sub>   | Falling edge of last SCLK clock 8 to DATAREADY High (Block Mode); V <sub>BAT</sub> = 49.0V <sup>[1]</sup>                                                                               | 20  | 20                          |                    | ns   |
| CS Wait Time                     | t <sub>CSWAIT</sub>  | DATAREADY High to CS High; V <sub>BAT</sub> = 49.0V;<br>Microcontroller response time to end a data<br>capture. <sup>[1]</sup>                                                          | 200 |                             |                    | ns   |
| DOUT Disable Time                | t <sub>DIS</sub>     | DOUT disabled following the falling edge of SCLK on the last byte before CS goes High; V <sub>BAT</sub> = 49.0V <sup>[1]</sup>                                                          |     |                             | 240                | ns   |
| Daisy Chain Communi              | cations Interfa      | ce: DHi1, DLo1, DHi2, DLo2                                                                                                                                                              |     |                             | 1                  |      |
| Daisy Chain Clock                | f <sub>DAISY</sub>   | COMMRATE0, COMMSRATE1 = 1, 1                                                                                                                                                            | 880 | 1000                        | 1100               | kHz  |
| Frequency                        |                      | COMMRATE0, COMMSRATE1 = 0, 1                                                                                                                                                            | 440 | 500                         | 550                | kHz  |
|                                  |                      | COMMRATE0, COMMSRATE1 = 0, 0                                                                                                                                                            | 290 | 333                         | 364                | kHz  |
| Common-Mode<br>Reference Voltage |                      |                                                                                                                                                                                         |     | V <sub>BAT</sub> /2         |                    | V    |
| Maximum Packet Reset Timeout     |                      |                                                                                                                                                                                         |     | 3 *<br>1/f <sub>DAISY</sub> |                    | sec  |

<sup>1.</sup> These MIN and/or MAX values are based on characterization data and are not 100% tested.



- 2. Compliance to data sheet limits is assured by one or more methods, including production test, characterization, and/or design.
- 3. Stresses can be induced in the RAA489204 during soldering or other high-temperature events that affect measurement accuracy. Initial accuracy does not include effects because of this.
- 4. Positive current = current into the pin.
- 5. Skew times are based on the designed number of internal and Daisy Chain clocks needed to perform the operation and pass the command to the stack of devices.
- 6. SPI SCLK and DIN inputs feature minimum pulse width filters that limit the clock rate to 2.5MHz. Contact factory for higher data rates.
- These specifications do not include rise or fall time of SDO. Rise and fall time is dependent on the bus capacitance and the DOUT
  current. The DOUT current is specified above (VO<sub>L</sub> and VO<sub>H</sub>.) The SPI MISO setup and hold time requirements of the MCU should be
  met, assuming worst case bus capacitance on DOUT.

### 3.5 Timing Diagrams



Note: In Byte mode, the microcontroller sets  $\overline{\text{CS}}$  High after eight bits of data, so the microcontroller response time (t<sub>LAG</sub>) determines when  $\overline{\text{CS}}$  goes High. The RAA489204 then sets  $\overline{\text{DATAREADY}}$  Low in response if there are additional data bytes to transfer.

Figure 3. SPI Interface Timing (Byte Mode)



Note: In Block mode, the microcontroller waits for the RAA489204 DATAREADY signal to go High at the end of the transfer, so the delay time, t<sub>DRSTP</sub>, and the microcontroller response time, t<sub>CSWAIT</sub>, determine when CS goes High. The RAA489204 then sets DATAREADY Low in response if there are additional data bytes to transfer.

Figure 4. SPI Interface Timing (Block Mode)

# 4. Typical Performance Curves



Figure 5. Max/Min Errors of Worst Cell at Low VBAT Voltages, 3 Typical Parts

Figure 6. Pack Voltage Error, 25°C





Figure 7. Pack Voltage Error, VBAT = 36V

Figure 8. VBAT Sleep Current; Stand-Alone, DP2 = 1





Figure 9. VBAT Sleep Current; Stand-Alone/Daisy Chain Master, DP2 = 0

Figure 10. VBAT Sleep Current; Daisy Chain Mid/Top, DP2 = 0 or 1



70 VBAT=10V 60 VBAT=49V VBAT=65V 50 VBAT Current (µA) 40 30 20 10 0 -20 -40 0 40 60 80 100 120 Temperature (°C)

Figure 11. VBAT Shutdown Current; Stand-Alone/Daisy Chain Master, DP2 = 0 or 1

Figure 12. VBAT Shutdown Current; Daisy Chain Mid/Top, DP2 = 0 or 1





Figure 13. VBAT Supply Current; Stand-Alone Mode

Figure 14. VBAT Supply Current; Daisy Chain Master





Figure 15. VBAT Supply Current;
Daisy Chain Mid

Figure 16. VBAT Supply Current;
Daisy Chain Top



5.0 4.8 Oscillator Frequency (MHz) 4.6 4.4 4.2 4.0 3.8 3.6 3.4 3.2 3.0 -40 -20 100 120 20 40 60 Temperature (°C)

Figure 17. IC Temperature Error; VBAT = 20V to 49V

Figure 18. 4MHz Oscillator Freq; VBAT = 49V





Figure 19. 2nd VREF Average Error; +25°C

Figure 20. 2nd VREF Average Error; VBAT = 20V to 49V





Figure 21. Cell Balance Current CB1-CB11; VBAT=49V

Figure 22. Cell Balance Current CB12-CB14; VBAT=49V



2.0
1.8
1.6
(YE) 1.4
1.0
0 0.8
0.8
0.6
0.4
0.2
0.0
-40 -20 0 20 40 60 80 100 120
Temperature (°C)

Figure 23. Internal Balance On Resistance; VBAT = 49V

Figure 24. V3P3 Current; VBAT = 10V to 65V





Figure 25. VCC Active Current; VBAT = 10V to 65V

Figure 26. TEMPREG Voltage, VBAT = 10V to 65V





Figure 27. ExTn/GPIO Offset; VBAT = 49V

Figure 28. ExTn/GPIO Full Scale Error; VBAT = 49V

### 5. Device Overview

The RAA489204 is a Li-ion battery manager IC that supervises up to 14 series connected cells. Up to 30 RAA489204 devices can be connected in series to support systems with up to 420 cells using a single chain of devices. The RAA489204 provides accurate monitoring, cell balance control, and diagnostic functions. The RAA489204 includes a voltage reference, 14-bit A/D converter, and registers for control and data. An external microcontroller communicates to the RAA489204 through an SPI interface. Series-connected RAA489204 devices communicate with each other through a proprietary Daisy Chain communications interface.

The RAA489204 devices handle Daisy Chain communications differently depending on their position within the Daisy Chain. The RAA489204 at one end of the Daisy Chain acts as a Master device for communications. The Master device, also called the bottom device, occupies the first position in the Daisy Chain and communicates to a host microcontroller using an SPI interface. A single Daisy Chain port then connects the Master device to the next device in the Daisy Chain.

The device at the other end of the Daisy Chain from the Master is the Top device. The Top device has a single Daisy Chain port connection to the device below. Devices other than the Master and Top devices are Mid devices. Mid devices have two Daisy Chain port connections. The Up port connects to the device above and the Down port connects to the device below. The Master RAA489204 device is device number 1. The Top device is device number n, where n is the total number of RAA489204 devices in the Daisy Chain. The Mid devices are numbered 2 to (n-1) with device number 2 being connected to the Master device. If n = 2, there is a Master device and a Top device, with no Mid device.

When multiple RAA489204 devices are connected to a series of cells, their power supply domains are normally non-overlapping. The lower (VSS) supply of each RAA489204 nominally connects to the same potential as the upper (VBAT) supply of the RAA489204 device below.

The RAA489204 provides two multiple parameter measurement scanning modes in addition to a single parameter direct measurement capability. These scanning modes provide pseudo simultaneous measurement of all cell voltages in the stack.

The addressed device, the top device, and the bottom device act as Masters for the purposes of communications timing. All other devices are repeaters, passing data up or down the chain.

## 6. System Hardware Connection

### 6.1 Battery Connection

The first consideration in designing a battery system around the RAA489204 is the connection of the cells to the IC.

All inputs to the RAA489204 VCn pins are protected against battery voltage transients and hot plug events by RC filters. The basic input filter structure, with capacitors to the local ground, provides protection against transients and EMI for the cell inputs. These capacitors carry the loop currents produced by EMI and should be placed as close to the connector as possible. Connect the ground terminals of the capacitors directly to a solid ground plane. Do not use vias to connect these capacitors to the input signal path or to ground. Place any vias in line to the signal inputs so that the inductance of these forms a low-pass filter with the grounded capacitors.

The circuit shown in Figure 29 is a standard two stage filter arrangement on each cell input. The first stage filter provides rejection to EMC and transients while the second stage reduces any differential noise at the cell inputs. The second stage capacitors should be located close to the IC.

The resistors on the input filter also provide a current limit function during hot plug events. The RAA489204 is calibrated for use with  $1k\Omega$  series protection resistors at the VCn and PACK inputs. The VBAT connection uses a lower value input resistor to accommodate the  $V_{BAT}$  supply current of the RAA489204. As much as possible, the time constant produced by the filtering applied to VBAT should be matched to that applied to the PACK and VCn monitoring inputs, as shown in Figure 29.

The filtered battery voltage connects to the internal cell voltage monitoring system. The monitoring system comprises three basic elements; a level shifter to eliminate the cell common-mode voltage, a multiplexer to select a specific input and an analog-to-digital conversion of the cell voltage.

Each RAA489204 is calibrated over temperature assuming an input series resistance of  $1k\Omega$ . Cell voltage measurement error data is given in Measurement Specifications for various voltage and temperature ranges. Plots showing the typical error distribution over the full input range are included in the Typical Performance Curves section beginning on Typical Performance Curves.

Account for input filter time constant effects when evaluating measurement accuracy. An interaction between the RAA489204 scanning action and the input filters that results in a small but predictable scan error signature. With the component values shown in Figure 29, the scan error signature is shown in Table 1. Subtract these values from the cell voltages read out of the RAA489204.

| Table 1. Scan Error Signature for Figure 2 |
|--------------------------------------------|
|--------------------------------------------|

| Input   | Voltage Shift Due to Input Filter (mV) |
|---------|----------------------------------------|
| Cell 1  | 0                                      |
| Cell 2  | 0.07                                   |
| Cell 3  | -0.18                                  |
| Cell 4  | -0.37                                  |
| Cell 5  | -0.43                                  |
| Cell 6  | -0.43                                  |
| Cell 7  | -0.42                                  |
| Cell 8  | -0.42                                  |
| Cell 9  | -0.42                                  |
| Cell 10 | -0.42                                  |
| Cell 11 | -0.42                                  |
| Cell 12 | -0.42                                  |
| Cell 13 | -0.41                                  |
| Cell 14 | -0.35                                  |



Figure 29. Typical Battery Connection Circuits

Another important consideration is the connection of cells in a stacked configuration. This primarily involves connecting the supply and ground pins at the junction of two devices. The preferred connection has four wires between the battery and the two devices, but this does pose a cost constraint. To minimize the connections, the power and monitor pins can be connected separately. This option (Option 1) is shown in Figure 30. Back-to-back diodes between the power and monitor pins keeps communications active and allow open-wire detection to work when one of the two wires opens from the battery stack. A second configuration (Option 2) has one connection wire to VC0/VSS of the upper device and one wire to VBAT/PACK/VC14 of the lower device, see Figure 31. For Option 2, additional diodes between VC0/VC1 and VC13/PACK provide supply current paths that allow the device to operate sufficiently to detect a connection fault in the case of an open battery connection.

Renesas recommends using a thicker wire to connect the supply and ground points to the battery pack. This helps minimize any IR drop related measurement errors on the top and bottom cell of each RAA489204. If a single wire is used between the battery and a common power/ground point on the board, a break in this wire would be detected as either a VSS connection issue on the upper RAA489204 or a VBAT connection issue on the lower RAA489204, but not both.



Figure 30. Battery Connection Between Stacked Devices (Option 1)

Figure 31. Battery Connection Between Stacked Devices (Option 2)

### 6.2 Cell Balance Connection

Cell balancing is an important function in a battery pack that consists of a stack of multiple Li-ion cells. As the cells charge and discharge, differences in each cell's ability to collect and release charge typically leads to cells with different states of charge. The problem with a stack of cells having different states of charge is that Li-ion cells have a maximum voltage above which it should not be charged, and a minimum voltage below which it should not be discharged. The extreme case, where one cell in the stack is at the maximum voltage and one cell is at the minimum voltage, results in a nonfunctional battery stack, because the battery stack cannot be charged or discharged.

The RAA489204 offers both internal and external balancing. The CB1 to CB14 outputs are controlled either directly, or indirectly by an external microcontroller through bits in various control registers.

### 6.2.1 External Balancing FETs

To select external balancing, set the IBAL bit (Bit 8) in the BALANCE SETUP Register to "0". This is the default setting.

Using external balance elements (consisting of an external MOSFET, balance resistor, and related components) provides a more robust cell balance connection. The external balancing FETs are controlled by current sources or current sinks on the cell balancing (CBn) pins derived from nominal 25µA on-chip current sources. The current sources are turned on and off as needed to control the external MOSFET devices. Voltage clamps are included at each CB output to limit the maximum gate drive voltage. Series gate resistors protect both the external FET and internal IC circuits from external voltage transient effects. An internal gate-to-source connected resistor provides a redundant gate discharge path.

A mix of N-channel and P-channel devices is used for the external FETs to remove the need for a charge pump. Cell 14, Cell 13, and Cell 12 balance positions use P-channel devices. The remaining positions use N-channel devices. The basic balance FET drive arrangement is shown in Figure 32.

RAA489204

The external circuit for driving the FET includes a series 10k current limit resistor, a gate-source resistor that sets the gate voltage with the  $25\mu A$  drive current, and a 10nF capacitor from gate to source that protects against the incursion of EMI signals. The cell balance circuits of the RAA489204 are designed to drive FET gate voltages up to 9V. This allows the use of 60V  $V_{DS}$  rated FETs that can handle the maximum voltages applied during hot plug without any additional protection. If using lower voltage FETs, Renesas recommends adding a 1nF capacitor be added across the FET gate to drain terminals. This capacitor, as shown in Figure 32, provides a self protecting mechanism for the lower voltage FET whereby a fast transient causes the FET to turn on momentarily, therefore limiting the maximum  $V_{DS}$  voltage.

Choose the external component values to prevent the 9V clamp at the output of the RAA489204 from activating.

#### 6.2.1.1 External Balance Circuit (Preferred)

The VCn pin in Figure 32 monitors the voltage after the cell balance resistor. This configuration allows the system to diagnostically evaluate the cell balance external circuits. When the cell balance is turned on for a specific cell, the input voltage should drop to near 0V. If it does not, there is a problem with the external balance circuits. This connection is also shown in Figure 33.



Figure 32. External Cell Balance Driving Circuits (Option 1)

Table 2. RAA489204 Input Filter Component Options for Figure 32 and Figure 33

| Q <sub>1</sub> ( | Q <sub>1</sub> (P-Channel) with Examples <sup>[1]</sup> |     | (N-Channel) with Examples | C <sub>1</sub> | C <sub>2</sub> | R <sub>1</sub> |
|------------------|---------------------------------------------------------|-----|---------------------------|----------------|----------------|----------------|
| 30V              | A&O Semi AO3401                                         | 30V | A&O Semi AO3402           | 1nF            | 10nF           | 150k           |
| 30V              | A&O Semi AO3401                                         | 30V | A&O Semi AO3402           | 1nF            | 10nF           | 150k           |
| 60V              | Fairchild FDN5618                                       | 60V | Diodes DMN6140L-7         | Not needed     | 10nF           | 250k           |
| 60V              | Fairchild FDN5618                                       | 60V | Diodes DMN6140L-7         | Not needed     | 10nF           | 250k           |

<sup>1.</sup>  $Q_1$  and  $Q_2$  should have low  $r_{DS(ON)}$  specifications (<100m $\Omega$ ) to function properly in this fault diagnostic configuration.



Figure 33. Typical Battery Connection Circuits with External Balancing

### 6.2.1.2 External Balance Circuit (Optional)

The circuits of Figure 34 and Figure 35 show an alternative method of connecting the external cell balance components. This option has the advantage of allowing accurate cell voltage readings while a cell is being balanced. However, this connection does not allow diagnostics to be performed on the external components.



Figure 34. Alternate External Cell Balance Driving Circuits

Table 3. RAA489204 Input Filter Component Options for Figure 34 and Figure 35

| Q <sub>1</sub> (P-Channel) with Examples <sup>[1]</sup> |                   | Q <sub>2</sub> (N-Channel) with Examples |                   | C <sub>1</sub> | C <sub>2</sub> | R <sub>1</sub> |
|---------------------------------------------------------|-------------------|------------------------------------------|-------------------|----------------|----------------|----------------|
| 30V                                                     | A&O Semi AO3401   | 30V                                      | A&O Semi AO3402   | 1nF            | 10nF           | 150k           |
| 30V                                                     | A&O Semi AO3401   | 30V                                      | A&O Semi AO3402   | 1nF            | 10nF           | 150k           |
| 60V                                                     | Fairchild FDN5618 | 60V                                      | Diodes DMN6140L-7 | Not needed     | 10nF           | 250k           |
| 60V                                                     | Fairchild FDN5618 | 60V                                      | Diodes DMN6140L-7 | Not needed     | 10nF           | 250k           |

<sup>1.</sup>  $Q_1$  and  $Q_2$   $r_{DS(ON)}$  specification is not critical, because fault diagnostics are not performed in this configuration.



Figure 35. Alternate Battery Connection Circuits with External Balancing

### 6.3 Internal Balancing FETs

To select internal balancing, set the IBAL bit (Bit 8) in the BALANCE SETUP Register to "1".

The CBn input connections for internal balance are shown in Figure 36, along with the typical input filter. Balance current is limited by the input filter when using the internal balance option. More balance current requires reducing the input series resistor values. This both limits the filter time constant and reduces the hot plug protection. Using a cell balance resistor ( $R_{CB}$ ) of  $100\Omega$  limits the cell balance current to about 5mA to 10mA (cell voltage of 2V to 4V). The connection of batteries to the RAA489204 showing the input filter and internal balancing components is shown in Figure 37.



Figure 36. Internal Cell Balance Driving Circuits



Figure 37. Typical Battery Connection Circuits with Internal Balancing

### 6.3.1 Cell Voltage Measurements During Balancing

The standard cell balancing circuit, using external FETs (Figure 33), is configured so that the cell measurement is taken from the drain connection of the balancing MOSFET. When balancing is enabled for a cell, the resulting cell measurement is then the voltage across the balancing MOSFET (V<sub>DS</sub> voltage). This system provides a diagnostic benefit for the cell balancing function. However, the input voltage of the cell adjacent to the MOSFET drain connection is also affected by this mechanism. The input voltage for this cell increases by the same amount that the voltage of the balance cell decreases.

For example, if Cell 2 and Cell 3 are both at 3.6V and balancing is enabled for Cell 2, the voltage across the balancing MOSFET may be only 50mV. In this case, Cell 2 would read 50mV and Cell 3 would read 7.15V. The Cell 3 value in this case is outside the measurement range of the cell input. Cell 3 would then read full-scale voltage, which is 4.9994V. This full-scale voltage reading occurs if the sum of the voltages on the two adjacent cells is greater than the total of 5V plus the balancing on voltage of the balanced cell. Table 4 shows the cell affected when each cell is balanced.

| Cell Balanced | Cell With Low Reading | Cell With High Reading |
|---------------|-----------------------|------------------------|
| 1             | 1                     | 2                      |
| 2             | 2                     | 3                      |
| 3             | 3                     | 4                      |
| 4             | 4                     | 5                      |
| 5             | 5                     | 6                      |
| 6             | 6                     | 7                      |
| 7             | 7                     | 8                      |
| 8             | 8                     | 9                      |
| 9             | 9                     | 10                     |
| 10            | 10                    | 9                      |
| 11            | 11 <sup>[1]</sup>     | 12 <sup>[1</sup> ]     |
| 12            | 12 <sup>[1]</sup>     | 11[1]                  |
| 13            | 13                    | 13                     |
| 14            | 14                    | 14                     |

**Table 4. Cell Readings During Balancing** 

The voltage measurement behavior previously outlined is modified by impedances in the cell connector and any associated wiring. The balance current passes through the connections at the top and bottom of the balanced cell. This effect further reduces the measured voltage on the balanced cell and also increases the voltage measured on cells above and below the balanced cell. For example, if Cell 4 is balanced with 100mA and the total impedance of the connector and wiring for each cell connection is  $0.1\Omega$ , Cell 4 would read low by an additional 20mV (10mV because of each connection) while Cells 3 and 5 would both read high by 10mV.

To avoid measurement issues related to the effects above, stop any balancing activity before performing a normal cell voltage measurement. This can be done by sending a Balance Inhibit command. Balancing can be resumed following the measurement with a Balance Enable command.

When the BDDS bit is set, cell balancing automatically turns off 10ms before conducting cell voltage measurements when using any Cell Balance mode in conjunction with the Scan Continuous mode (see Scan Continuous (Address: C6H)). Balancing is automatically re-enabled at the end of the voltage scan. Cell balancing



<sup>1.</sup> Cells 11 and 12 produce a different result from the other cells. Cell 11 uses an N-channel MOSFET while Cell 12 uses a P-channel MOSFET. The circuit arrangement used with these devices produces approximately half the normal cell voltage when balancing is enabled. The adjacent cell then sees an increase of half the voltage of the balanced cell.

is automatically turned off 10ms before conducting cell voltage measurements when using the RAA489204 Scan Continuous mode or using the Auto Balance mode (see Auto Balance Mode) with the BDDS bit set. Balancing is automatically re-enabled at the end of the voltage scan.

### 6.4 Cell Balance Operation

The RAA489204 provides three methods of cell balance control.

- Manual mode The host microcontroller directly controls the state of each MOSFET output using a bit in the Balance Setup register.
- Timed mode The host microcontroller programs a balance duration timer and selects which cells are to be balanced, then starts the balance operation. The RAA489204 turns all the FETs off when the balance timer expires.
- Auto Balance mode The host microcontroller programs the RAA489204 to control the balance MOSFETs in sequence to remove a programmed charge delta value from each cell. The RAA489204 does this by controlling the amount of charge removed from each cell over a number of balance cycles, rather than trying to balance all cells to a specific voltage or for a specific time.

See System Faults.

## 6.5 Operating with Reduced Cell Counts

When using the RAA489204 with fewer than 14 cells, ensure that each used cell has a normal input circuit connection to the Top and bottom monitoring inputs for that cell. The simplest way to use the RAA489204 with any number of cells is to always use the full input circuit arrangement for all inputs and short together the unused inputs at the battery terminal. In this way, each cell input has a normal source impedance whether or not it is monitoring a cell.

The cell balancing components associated with unconnected cell inputs are not required and can be removed. Tie unused cell balance outputs to the adjacent cell voltage monitoring pin (CBn connects to VC(n-1) for cells CB3 to CB11 and CBn connects to VCn for CB12 to CB14).

The input circuit component count can be reduced in cases where fewer than 14 cells are being monitored. Examples of 12-cell, 10-cell, 9-cell, and 6-cell systems are shown in Figure 38 through Figure 41. Table 5 shows the recommended cells to be left unconnected for various reduced cell count options and these settings are reflected in the circuit diagrams. It is not necessary to follow these recommendations exactly (except that VC0, VC1, VC13, and VC14 should remain connected to cells). Configure the Cell Setup register properly so the RAA489204 ignores the unused cells for its diagnostic functions.

| Pack Size    | Missing Cells            |
|--------------|--------------------------|
| 13-Cell Pack | 6                        |
| 12-Cell Pack | 6, 7                     |
| 11-Cell Pack | 6, 7, 8                  |
| 10-Cell Pack | 6, 7, 8, 9               |
| 9-Cell Pack  | 6, 7, 8, 9, 10           |
| 8-Cell Pack  | 4, 5, 6, 7, 8, 9         |
| 7-Cell Pack  | 4, 5, 6, 7, 8, 9, 10     |
| 6-Cell Pack  | 4, 5, 6, 7, 8, 9, 10, 11 |

Table 5. Recommended Missing Cells in Reduced Cell Count Packs

When selecting fewer than 14 cells, configure the RAA489204 CELL SETUP (9'h040) register to ignore the missing cells. A '1' disables the overvoltage, undervoltage, and open wire detection and disables cell balance on

that input. The CELL SETUP register (Data Registers) is a 16-bit volatile register that can disable inputs VC2 - VC14.

In addition to disabling the fault diagnostic functions for missing cells, the CELL SETUP register settings also limit the cell voltage data read from the device so that data from the missing cells is skipped. So, for example, a device operating with only 12 cells returns data for those 12 cells, skipping the data for the two unused cells. See Packet Data and Table 16.





Figure 38. Typical Battery Connection for 12 Cells with External Balancing

Figure 39. Typical Battery Connection for 10 Cells with External Balancing



Figure 40. Typical Battery Connection for 9 Cells with External Balancing

Figure 41. Typical Battery Connection for 6 Cells with External Balancing

# 6.6 Bus Bars/Negative Cell Voltages

Some systems use battery packs that are 4 to 6 cells, but are arranged in stacks with many more cells. Rather than using one IC per 4-cell pack, the RAA489204 can handle multiple stacks of smaller cell count packs with a single device, using a cell input as a bus bar between the packs. This allows a system monitor of the link between packs as well as monitoring the cells.

When connecting small cell count packs together using a bus bar, the voltage across the bus bar can be very small or even negative. The RAA489204 can monitor these low or negative voltages, but under normal conditions, these inputs indicate a fault condition (typically open wire or under voltage). To deal with this, the system needs to set a bit in the Cell Fault Mask register corresponding to that input. This overrides the fault condition, while allowing the system to monitor the voltage of the bus bar. For example, the circuit in Figure 42 shows three packs of four cells stacked in a 12 cell configuration. The bus bar link between the packs is monitored by the VC10 and VC5 inputs. To avoid fault conditions, the Cell Fault Mask register for the connections shown in Figure 42, is programmed with the value in Table 6. To protect against a bus bar open condition, Figure 42 shows a 10k resistor with series diode.

Table 6. Cell Fault Mask Register Setup for Figure 42

| 13        | 12        | 11        | 10        | 9         | 8        | 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|-----------|-----------|-----------|-----------|-----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| CFM<br>14 | CFM<br>13 | CFM<br>12 | CFM<br>11 | CFM<br>10 | CFM<br>9 | CFM<br>8 | CFM<br>7 | CFM<br>6 | CFM<br>5 | CFM<br>4 | CFM<br>3 | CFM<br>2 | CFM<br>1 |
| 0         | 0         | 0         | 0         | 1         | 0        | 0        | 0        | 0        | 1        | 0        | 0        | 0        | 0        |

Because the RAA489204 can monitor negative voltages, it is suitable for use in Fuel Cell packs. When fuel cells become depleted, they start to act like resistors, so the voltage across these cells can go negative. It is necessary, however, to adhere to the following guidelines when monitoring fuel cells:

- 1. None of the cell voltages go below VSS.
- 2. The VBAT minimum voltage does not drop below 12V when using a capacitor coupled Daisy Chain, or 10V when using a transformer coupled Daisy Chain or no Daisy Chain.



Figure 42. Battery Connection Circuits with Bus Bars

# 6.7 Power Supplies

The VBAT pin provides power for the high voltage circuits, the low voltage regulator, the voltage references, and internal Sleep mode regulators. The PACK pin, besides being a monitored input, also provides a small bias current to the analog front end.

The V3P3 supply powers the internal logic, through an internal 2.5V regulator, and logic I/O circuits.  $V_{CC}$  supplies the low voltage analog circuits. The V3P3 supply is powered directly from the battery voltage through an external pass transistor and is enabled whenever the RAA489204 is in Normal mode, while the Base pin provides a minimum current of 1mA over-temperature. The external V3P3 circuit is shown in Figure 43. The pass transistor is an NPN type with a preferred gain of 100 or more. The V3P3 regulator also provides the VCC supply using an external RC filter.

The V3P3 voltage should not be provided from an external supply. Also, the V3P3 and VCC pins must not be connected to external circuits other than those associated with the RAA489204 main voltage regulator. The V3P3 voltage cannot be used to power external devices, because when the RAA489204 goes into Sleep mode, the BASE output turns off and the voltage on V3P3 is supplied by a low power internal Sleep mode regulator that does not provide much current. If powering additional external circuits from the V3P3 supply, use a separate transistor, with the base connected to the BASE pin as shown in Figure 43.

A bypass capacitor is required between the REF pin and the analog ground VSS. The total value of this capacitor should be in the range of  $2.0\mu\text{F}$  to  $2.5\mu\text{F}$ . Use X7R type dielectric capacitors for this pin. The RAA489204 continuously performs a power-good check on the REF pin voltage starting 20ms after the device powers-up, after the rising edge of the Enable pin, or after the end of a wake-up operation. If the REF capacitor is too large, then the reference voltage may not reach its target voltage range before the power-good check starts, and results in a REF Fault. If the capacitor is too small, then it can lead to inaccurate voltage readings.

In addition to the V3P3 circuit, Figure 43 shows the connection for the VCC supply and the bypass capacitors for the V2P5 and the REF (voltage reference) supplies. In this figure, two grounds are identified. These are nominally referred to as noisy and quiet grounds. The noisy ground, denoted by an earth symbol, carries the EMI loop currents and digital ground currents while the quiet ground, denoted by the inverted triangle, defines the decoupling voltage for voltage reference and the analog power supply rail. The quiet and noisy grounds should be joined at the VSS pin. Keep the quiet ground area as small as possible. This helps with EMI immunity by making the quiet ground an island with no connections allowing current to flow across the quiet ground plane.



Figure 43. External Power Supply Connections

### 6.8 Hardware Reset

The EN pin can perform hardware resets. The EN pin is internally pulled up to V3P3. To perform a reset, pull the EN pin to DGND. It is recommended to add a low value (10k) pull-up resistor to the EN pin when this is driven from external sources to maintain EMI robustness. The RAA489204 also offers a hard reset (HReset) capability that pulls the EN pin logic Low internally in response to a special Daisy Chain command.

The HReset function of the RAA489204 provides a means of resetting the parts without adding cost to the system. The HReset function resets all internal blocks, except the V2P5 and V3P3 Sleep mode regulators.

Both the HReset and SReset commands reset the internal registers to default values.

## 6.9 Temperature Pins

The RAA489204 provides six pins (ExT1 to ExT4, GPIO1 and GPIO2) for use either as general purpose analog inputs or for NTC type thermistors. Each of these inputs has an internal pull-up resistor, that is connected by a switch to the VCC pin whenever the TEMPREG output is active. This arrangement results in an open input being pulled up to the  $V_{CC}$  voltage.

Inputs above 31/32 of full-scale are registered as open inputs and cause the relevant bit in the Over-Temperature Fault register, along with the OT bit in the Fault Status register to be set, on condition of the respective temperature test enable bit in the Fault Setup register. The user must then read the register value associated with the faulty input to determine if the fault was because of an open input (value above 31/32 full-scale) or an over-temperature condition (value below the external temperature limit setting).

The arrangement of the external ExTn inputs is shown in Figure 44. Connect components in the sequence shown in Figure 44. For example, connect  $C_2$  between the junctions of  $R_1$  and  $R_2$ . Connect  $R_2$  between the junctions of  $R_2$  and  $R_3$ . This ensures the correct operation of the various fault detection functions.

The function of each of the components in Figure 44 is listed in Table 7 together with the diagnostic result of an open or short fault in each component.



Figure 44. EXTn Block Diagram and External Temperature Circuit

Table 7. Component Functions and Diagnostic Results for Circuit of Figure 44

| Component      | Function                                                                                                   | Diagnostic Result                                                                                   |
|----------------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| R <sub>1</sub> | Measurement high-side resistor                                                                             | Open: Low input level (over-temperature indication) Short: High input level (open-wire indication). |
| R <sub>2</sub> | Protection from wiring shorts to external high voltage connections and provides filtering.                 | Open: Open-wire detection<br>Short: No diagnostic result                                            |
| Thermistor     | Temperature sensitive element                                                                              | Open: High input level (open-wire indication). Short: Low input level (over-temperature indication) |
| C <sub>1</sub> | EMI protection. Connects to PCB noisy ground.                                                              | Open: No diagnostic result Short: Low input level (over-temperature indication)                     |
| C <sub>2</sub> | Noise filter. Connects to measurement (quiet) ground. Connect $C_2$ further from the ExTn pin than $R_1$ . | Open: No diagnostic result Short: Low input level (over-temperature indication)                     |

## 6.10 General Purpose I/O

The RAA489204 has two general purpose I/O pins (GPIO1 and GPIO2). These pins can be set as either inputs or outputs. As inputs, these ports are automatically scanned along with the temperature inputs.

As outputs, the GPIO pins are open drain and are pulled High externally. The state of each GPIO pin is controlled through register bits, either directly by the host controller, or using a set of selectable special functions. The GPIO1 pin has a special function that serves as a secondary fault output. Any of the fault bits can, when active, force GPIO1 active. The GPIO2 pin has two special functions. These involve an output of signals that allow external synchronization of the internal cell voltage scan. In one mode, the RAA489204 outputs a short pulse at the start of each ADC conversion. In the other mode, the GPIO2 pin is set High at the start of a voltage scan and set Low at the end of the scan.



Figure 45. GPIO1 Block Diagram



Figure 46. GPIO2 Block Diagram

## 6.10.1 GPIO Input/Output Select

Select the input or output modes of the General Purpose I/O pins using the G1MOD and G2MOD bits. As an input, the pin has an internal pull-up to VCC, that is active whenever a Scan Temperatures operation is in progress. As an output there is no internal pull-up. See Table 8.

**GPIO2 Pin GPIO1 Pin** Internal Pull-Up Internal Pull-Up **G2MOD** G1MOD Mode to VCC Mode to VCC 0 0 Input Yes Yes Input 0 1 Input Yes Output No 1 0 Yes Output No Input 1 1 Output No Output Nο

**Table 8. GPIO Input/Output Select** 

When a GPIO pin is selected as an output, the GPIO data register contents are not updated during any ADC measurement activity. The GPIO data register value can still be read using a single register Read operation, but the value is not defined and should be ignored. A multiple register Read operation skips the GPIO register when the GPIO is selected as an output.

## 6.10.2 GPIO Output Functions

When selected as an output, the system host can set or reset the GPIO1 and GPIO2 pins independently to control external circuits. However, each pin has some special functionality selected by control bits.

In addition to the standard <u>output</u>, GPIO1 can serve as a secondary fault pin. The GPIO1 pin has a mask register identical to the one for the FAULT pin.

For example, the FAULT pin can be set to indicate a voltage fault, while the GPIO1 pin can indicate a temperature fault.

| G1FUNC | Pin Function                                                                            |
|--------|-----------------------------------------------------------------------------------------|
| 0      | GPIO1 as general purpose output                                                         |
| 1      | GPIO1 as secondary fault output Select fault indication using GPIO1 Fault Mask Register |

**Table 9. GPIO1 Output Function** 

The GPIO2 pin has additional special functions. The GPIO2 pin can indicate the status of internal digital conversions or the internal scan, and can be used by external circuits to synchronize with the internal scan.

Table 10. GPIO2 Pin Output Function (G2MOD = 1)

| G2F4 | G2F3  | G2F2         | G2F1   | G2<br>FUNC | Pin Function                                                                                              |  |  |  |  |
|------|-------|--------------|--------|------------|-----------------------------------------------------------------------------------------------------------|--|--|--|--|
| х    | х     | х            | х      | 0          | GPIO2 as general purpose output                                                                           |  |  |  |  |
| 0    | 0     | 0            | 0      | 1          | GPIO2 as general purpose output                                                                           |  |  |  |  |
| 0    | 0     | 0            | 1      | 1          | GPIO2 pulses at the start of a cell voltage measurement. (5μs pulse)                                      |  |  |  |  |
| 0    | 0     | 1            | 0      | 1          | GPIO2 toggles High at the start of a Scan Voltages operation and toggles Low at the end of the operation. |  |  |  |  |
|      | All O | ther Combina | ntions | •          | GPIO2 as general purpose output                                                                           |  |  |  |  |

# 6.11 GPIO/EXT Pins as General Purpose Inputs

When the ExT1 to ExT4 and GPIO1 and GPIO2 pins are used as general purpose ADC inputs, the pins are scanned and converted as part of a normal temperature scan, with the converted values saved to individual registers. The RAA489204 provides the option to disable over-temperature detection if this is not required on a particular input. Over-temperature detection is applied by comparing the measured voltage of each input to a programmable threshold. Voltage values below the threshold indicate a fault condition: the over-temperature detection feature is designed to use NTC thermistors. The function of the over-temperature detection is determined for each input by the TSTE1 to 4 and TSTG1 and 2 bits in the Fault Setup register. Setting a bit activates the over-temperature detection. Clearing a bit disables the detection. To set the ExTn and GPIOn pins to be checked against temperature limits, set the test bits as shown in Table 11.

|       | Bit = 0                        | Bit = 1                    |
|-------|--------------------------------|----------------------------|
| TSTE1 | ExT1 as General Purpose Input  | ExT1 as Temperature Input  |
| TSTE2 | ExT2 as General Purpose Input  | ExT2 as Temperature Input  |
| TSTE3 | ExT3 as General Purpose Input  | ExT3 as Temperature Input  |
| TSTE4 | ExT4 as General Purpose Input  | ExT4 as Temperature Input  |
| TSTG1 | GPIO1 as General Purpose Input | GPIO1 as Temperature Input |
| TSTG2 | GPIO2 as General Purpose Input | GPIO2 as Temperature Input |

Table 11. Select GPIO Inputs as Temperature Type

### 6.12 Communication Ports

The RAA489204 provides two communications systems. An SPI synchronous port is provided for communication between a microcontroller and the RAA489204. For stand-alone (non-Daisy Chain) systems, the SPI port is the only port needed. In systems with more than one RAA489204, Daisy Chain (asynchronous) ports provide communication between RAA489204 devices.

### 6.12.1 SPI Port

To use the SPI port, connect the CMODE pin Low. With the CMODE pin High, the RAA489204 is in either a Mid or Top Daisy Chain location (see Figure 47).



Figure 47. Communications Configuration

All communications are conducted through the SPI and/or Daisy Chain ports. Data flow is controlled by a handshake between the RAA489204 Master device DATAREADY output and the Microcontroller Chip Select output. There are two modes of communication. Data is passed either byte-by-byte (Byte Mode), or in multiple byte blocks (Block Mode). The SPI mode is selected by the DTRDYMODE pin. For all communications the MSB is transmitted first and the LSB is transmitted last.

Commands in non-Daisy Chain systems are identical to those of a Daisy Chain system. The only difference is that in a stand-alone configuration, communications on the SPI port are not passed to the Daisy Chain port.

## 6.12.2 Daisy Chain Ports

A Daisy Chain consists of a bottom device, a Top device, and up to 28 Mid devices. The RAA489204 device located at the bottom of the stack is called the Master and communicates to the host microcontroller using SPI communications and to other RAA489204 devices using the Daisy Chain port. Each Mid device provides two Daisy Chain ports: one is connected to the RAA489204 in the stack above and the other to the RAA489204 below. Communications between the SPI and Daisy Chain interfaces are buffered by the Master device to accommodate timing differences between the two systems.

The Daisy Chain ports are fully differential, DC balanced, bidirectional, and AC coupled to provide maximum immunity to EMI and other system transients while only requiring two wires for each port. Three operating data rates are available and are configurable by pin selection using the COMMRATE0 and COMMRATE1 pins (see Table 12).

The maximum operating data rate for the SPI interface is 2.5Mbps. When using the Daisy Chain communications system Renesas recommends that the synchronous communications data rate is at least twice that of the Daisy Chain system.

| COMMRATE0 Pin | COMMRATE1 Pin | Data Rate (kHz)          |  |  |  |  |  |
|---------------|---------------|--------------------------|--|--|--|--|--|
| 0             | 0             | 333                      |  |  |  |  |  |
| 0             | 1             | 500                      |  |  |  |  |  |
| 1             | 0             | Do Not Use (No Function) |  |  |  |  |  |
| 1             | 1             | 1000                     |  |  |  |  |  |

Table 12. Daisy Chain Communications Data Rate Selection<sup>[1]</sup>

The communications pins are monitored when the device is in Sleep mode, allowing the part to wake up in response to communications.

The RAA489204 provides the option of capacitive coupling or transformer coupling on the Daisy Chain. The external circuit arrangement is symmetrical to provide a bidirectional communications function. In a stand-alone (non-Daisy Chain) system, the Daisy Chain components connected to DHI2 and DLO2 are omitted.

### 6.12.2.1 Capacitive Coupling

The capacitive coupling option is a lower cost, short range system with a maximum cable length of 50cm (at 1MHz Daisy Clock). A capacitive coupled Daisy Chain can be used on-board or off-board (cable connected) and provides full EMI and transient immunity. The capacitively coupled Daisy Chain is not recommended for use across the low voltage to high voltage barrier. Use a transformer for this link instead. The circuit arrangement for an on-board Daisy Chain is shown in Figure 48. When the capacitive coupled system includes a cable off-board, additional components are required to provide enhanced safety protections (see Figure 49).

The basic circuit elements of the capacitively coupled Daisy Chain are the series resistor and capacitor elements  $R_1$  and  $C_1$ , that provide the transient current limit and AC coupling functions, and the line termination components  $C_2$ , that provide the capacitive load. Capacitors  $C_1$  and  $C_2$  should be located as close as possible to the board connector when using an external (cable) connection.



<sup>1. &</sup>quot;0" indicates pin pulled to VSS. "1" indicates pin pulled to V3P3.

The AC-coupling capacitors C<sub>1</sub> must be rated for the maximum voltage, including transients, that can be applied to the interface. Specific component values are needed for correct operation with each Daisy Chain data rate and are given in Table 13.

The Daisy Chain operates with standard unshielded twisted pair wiring. The component values given in Table 13 accommodate cable capacitance values from 0pF to 50pF when operating at the 1000kHz data rate. Higher cable capacitance values (longer cables) can be accommodated by operating at lower data rates.

In the off-board Daisy Chain diagram (Figure 49), the components are shown split into two sections. The components specified to be close to the board connector should have the capacitor terminals connected directly to a solid ground plane. This is the same ground plane that serves the first stage (single ended) filter on the cell inputs. When connecting the Daisy Chain cable off-board, the battery connector and Daisy Chain connectors should be placed close to each other on the same edge of the board to minimize any loop current area.

The value for  $C_2$  in Table 13 is ideally 220pF. This creates a 3:1 ratio in the transmit vs received signal. Additional capacitance on the board because of device pin, board layout, and connector capacitance adds to the effective load capacitance and reduces the signal level at the receiver. A lower value of capacitance is chosen for  $C_2$  to compensate for these effects. Renesas recommends choosing the board layout to minimize the length of Daisy Chain traces and to isolate them from ground planes. Expect at least 50pF to 90pF of additional board capacitance, depending on layout and connectors.



Figure 48. On-Board Capacitive Daisy Connection



Figure 49. Off-Board Capacitive Daisy Connection

|                                                                           | -                |                | _             |                 |                                                                                                   |
|---------------------------------------------------------------------------|------------------|----------------|---------------|-----------------|---------------------------------------------------------------------------------------------------|
|                                                                           | Component        | Daisy          | Chain Clocl   | k Rates         |                                                                                                   |
| Component                                                                 | Tolerance<br>(%) | 1000kHz        | 500kHz        | 333kHz          | Comments                                                                                          |
| C <sub>1</sub> , Off-board (4 each)<br>C <sub>1</sub> , On-board (2 each) | 5                | 220pF<br>100pF | 1nF<br>470pF  | 2.2nF<br>1000pF | NPO dielectric type capacitors are required.                                                      |
| C <sub>2</sub> (4 each)                                                   | 5                | 150pF          | 940pF         | 2nF             | Use the same dielectric type as C <sub>1.</sub>                                                   |
| R <sub>1</sub> , Off-board (4 each)<br>R <sub>1</sub> , On-board (2 each) |                  | 220Ω<br>470Ω   | 220Ω<br>470Ω  | 220Ω<br>470Ω    |                                                                                                   |
| D <sub>1</sub> , Off-board Only<br>(4 each)                               |                  | 47V            | 47V           | 47V             | Example: BZX84C47-7-F. This diode is only required for ESD ratings above 4kV (up to 15kV tested). |
| R <sub>2</sub> (4 each)                                                   |                  | 22Ω            | 22Ω           | 22Ω             |                                                                                                   |
| Cable Capacitance<br>Range (Off-board Only)                               |                  | 0 to<br>50pF   | 0 to<br>200pF | 0 to<br>400pF   |                                                                                                   |
| L1, Common-Mode                                                           |                  | 100µH          | 100µH         | 100µH           | Optional. May be required for low frequency EMC.                                                  |

Table 13. Component Values in Figure 48 and 49 for Various Daisy Chain Data Rates

### 6.12.2.2 Transformer Coupling

Choke

Although the capacitive connected Daisy Chain provides an effective, low cost option for isolated communications, there is a limit to the length of the daisy cable, because of the cable capacitance. For this reason, the RAA489204 also operates with a transformer-coupled Daisy Chain. In the transformer-coupled option, the cable capacitance is not a limiting factor. Therefore, the cable can be many meters in length. The external circuits required for the transformer connection are shown in Figure 50. The  $200\Omega$  differential resistor at the transmitter end appears in parallel with the internal  $200\Omega$  source resistor, therefore providing a  $100\Omega$  termination for the cable. The Daisy Chain in a system can use a mix of capacitive and transformer coupled segments. The circuit in Figure 50 is recommended for a 1MHz Daisy Chain data rate. There is no reason to operate the Daisy Chain at rates lower than 1MHz when using a transformer coupling.



Figure 50. RAA489204 Transformer Connected Daisy Chain Circuit Implementation

Table 14. Component Values in Figure 50 for 1000kHz Daisy Chain Data Rate

| Component              | Component                         | Comments                                                               |
|------------------------|-----------------------------------|------------------------------------------------------------------------|
| C <sub>1</sub> (4 ea.) | 150pF/5%                          |                                                                        |
| R <sub>1</sub> (2 ea.) | 200Ω/5%                           |                                                                        |
| T <sub>1</sub> (1 ea.) | TG110-AEX50N5LF<br>S558-5999-T7-F | Halo Electronics (-40°C to +125°C)<br>Bel Fuse, Inc. (-40°C to +105°C) |

### 6.12.2.3 Daisy Chain Upper Port Control

The upper Daisy Chain port on each device has a control bit (DP2) in the Device Setup 2 register. Setting this bit disables the upper port. This is useful to reduce power consumption in Top stack devices and in stand-alone devices (no Daisy Chain). The default value of this bit is "0": upper port is enabled.

When DP2 is set, turning off the upper port, a small amount of current draw is added to  $V_{BAT}$  when in Sleep mode to replace the current removed when the upper Daisy Chain port is switched off. The intent is to maintain the same amount of quiescent current in all devices while in Sleep mode independent of stack location (Top, Mid or bottom). This functionality applies only to Daisy Chained devices. A stand-alone device (stack size = 1) does not add current to  $V_{BAT}$  when the DP2 bit is set.

**Note**: This current burning in Sleep mode function also applies to the Daisy Chain Master device, although in this case, the current is compensating the fact that the lower Daisy Chain port is disabled.

The condition of the DP2 bit is overridden during a Roll Call function, so that all devices transmit on their upper port irrespective of the value of DP2.

# 6.13 Component Selection

Certain failures associated with external components can lead to unsafe conditions in electronic modules. A good example of this is a component that is connected between high energy signal sources failing short. Such a condition can easily lead to the component overheating and damaging the board and other components in its proximity.

One area to consider with the external circuits on the RAA489204 is the capacitors connected to the cell monitoring inputs. These capacitors are normally protected by the series protection resistors but could present a safety hazard in the event of a dual point fault where both the capacitor and associated series resistor fail short. Also, a short in one of these capacitors would dissipate the charge in the battery cell if left uncorrected for an extended period of time. Renesas recommends selecting that capacitors in the input filter as fail safe or open mode types. An alternative strategy is to replace each of these capacitors with two devices in series, each with double the value of the single capacitor.

A dual point failure in the balancing resistor and associated balancing MOSFET could also cause a shorted cell condition. Renesas recommends replacing the balancing resistor by two resistors in series.

A further consideration is the with the package sizes of capacitors used in the cell measurement circuits. Board leakage either to ground or cell to cell, that can be associated with small package sizes, can produce measurement errors when reading cell voltages. Renesas recommends not using packages smaller than 0603 for the capacitors in the cell measurement circuits.

## 7. Communication

## 7.1 SPI Interface

The RAA489204 operates as an SPI slave capable of bus speeds up to 2.5Mbps. Five lines make up the SPI interface: SCLK, DIN (MOSI), DOUT (MISO),  $\overline{CS}$ , and  $\overline{DATAREADY}$ . The DOUT line is normally tri-stated (high impedance) to allow use in a multi-drop bus. DOUT is active only when  $\overline{CS}$  is Low.

The RAA489204 SPI port operates in half duplex mode and has two modes of operation: a Byte Transfer mode and a Block Transfer mode. The operating mode is selected by the condition of the DTRDYMODE pin. However, changing modes after power up is not supported.

All register values are sent MSB first and registers are sent in ascending order (least address first). All communications contain an integer number of bytes.

### 7.1.0.1 Byte Transfers

Connect DTRDYMODE to DGND to select the Byte Transfer mode SPI operation.

Data flow is controlled by a handshake system using the DATAREADY and CS signals. DATAREADY is controlled by the RAA489204. CS is controlled by the host microcontroller. In this mode, the RAA489204 requires that the CS line is pulled High between each byte. This handshake accommodates the delay between command receipt and device response because of the latency of the Daisy Chain communications system. See Figure 51.



Figure 51. SPI Byte Mode Operation

The DATAREADY/CS handshake operates as follows:

- The host microcontroller sends a command to the RAA489204 using the CS line to select the RAA489204 and clocking data into the RAA489204 DIN pin.
- 2. A Stand-Alone or Master device responds by setting the DATAREADY output Low as soon as it is ready to send the response to the host.
- 3. The RAA489204 is now in transmit mode and ignores any data on DIN, so the host microcontroller must service the RAA489204 before sending further commands. Any data sent to DIN while DATAREADY is Low is ignored by the RAA489204.
- 4. The host microcontroller asserts  $\overline{\text{CS}}$  Low and clocks eight bits of data out of DOUT using SCLK.

- 5. After the byte has been clocked out, the RAA489204 responds by raising DATAREADY and tri-stating DOUT. The host microcontroller then raises CS.
- 6. The RAA489204 reasserts DATAREADY for the next byte, and so on.

It is possible for the microcontroller to interrupt a sequential data transfer by asserting  $\overline{CS}$  before the RAA489204 deasserts  $\overline{DATAREADY}$ . This causes a conflict with the communications and is not recommended. A conflict created in this manner would be recognized by the microcontroller either not receiving the expected response or receiving a communications failure notification.

Interface timing for SPI transfers is shown in Figure 3 (SPI Interface Timing (Byte Mode)) and Figure 4 (SPI Interface Timing (Block Mode)).

#### 7.1.0.2 Block Transfers

Connect DTRDYMODE to V3P3 to select Block Transfer mode SPI operation.

In this mode, the DATAREADY line stays High until the RAA489204 has a complete message ready to be transmitted to the host (see Figure 52). The DATAREADY pin is then pulled Low and remains Low until the last byte has been clocked out by the host.



Figure 52. SPI Block Mode Operation

When the DATAREADY pin goes Low, the host asserts  $\overline{\text{CS}}$  and clocks out data from the RAA489204 DOUT pin. The host keeps the  $\overline{\text{CS}}$  Low until all data has been clocked into the host and the DATAREADY pin goes High. The host then takes  $\overline{\text{CS}}$  High to end the transaction. In this manner the host does not need to provide a communications handshake function. This is more compatible with the built-in SPI functions of many microcontrollers. The host must correctly count the number of bytes in each response to avoid an attempt to read more data from the RAA489204 than is available. Each communication header contains the total number of bytes within the data portion of the communication and the host uses this information to clock in the correct number of bytes.

### 7.1.0.3 Memory Buffer

A Memory Buffer is provided in the RAA489204 to buffer communications between the SPI port and the upper Daisy Chain port of the Master device. The primary function of this buffer is to manage the asynchronous SPI transfer of the data between the host and Daisy Chain devices. The RAA489204 Memory Buffer size is 73 bytes. That is long enough to hold the longest response message: 5 byte header + 58 bytes of data + 4 bytes data CRC.

The RAA489204 begins moving command bits from the buffer to the Daisy Chain following the first clock pulse of the third byte received on the SPI port. Data then clocks out of the buffer at the Daisy Chain clock speed. When data starts being clocked onto the Daisy Chain, the host must continue to fill the buffer with the command bytes

(including CRC) before that byte of the command starts clocking onto the Daisy Chain. If the host does not keep the buffer full, then an invalid command (or CRC) is sent to the target device, resulting in a NAK response. If the command is a register write operation, then the host further must continue to fill the buffer with data before the RAA489204 starts clocking that data to the Daisy Chain (See Figure 53)



**Note:** Command bytes (starting with the third byte) need to be clocked into the SPI port before that byte is clocked out on the DHI2/DLO2 port. ( $t_{su} > 0\mu s$ )

Figure 53. Command Timing for Correct Transfer of Data from SPI Port to Daisy Chain

Commands must be a minimum of 5 bytes in length. If the command contains fewer than five bytes, then the Master is not able to properly decode subsequent commands and needs to be reset by toggling the EN pin.

In a response, data is clocked into the Master device buffer from the daisy chain port and is clocked out the SPI port starting after the Response Header is received (Byte transfer mode) or after the complete Response is received (Block transfer mode).

The Fault Status register BUFO bit is set in response to a Daisy Chain overrun in the Memory Buffer. An overrun occurs if the Memory Buffer is full and new data arrives on the Daisy Chain port, forcing the oldest data out from the buffer. This data is then lost. This can occur if the host microcontroller does not respond to a 62 byte Read response before the Master device receives a Fault Response from a Daisy Chain device.

# 7.2 Daisy Chain Interface

All Daisy Chain communications from the host pass to the Master device through the SPI port. The Master device begins transmitting on the Daisy Chain following the first full byte received on the SPI port. Each device in the chain retransmits the message with a single clock cycle delay from input port to output port; passing information from device-to-device to the Top device such that all devices in the stack receive the same information. Each device decodes the message and responds as needed. The originating device (Master in the case of commands, addressed device or Top stack device in the case of responses) generates the Daisy Chain clock and data stream.

The Top device responds to Read and Write messages with an acknowledge (ACK), or with the requested data if the command was a read addressed to the Top device. The addressed device waits to receive the full ACK response from the Top device, but does not pass this response further down the chain. Instead, the addressed device transmits data, in the case of a Read, or an ACK in the case of a Write on the lower Daisy Chain port to the Master. Action commands such as the Scan commands do not require a response. See Figure 54 and Table 26.

The first operation, following power up, is a Roll Call command. After that, each device knows its stack location and the total number of devices in the stack (see Roll Call Operation). This is important because each device that originates communications adds a number of Daisy Chain clock pulses to the data stream to allow transmissions to propagate through the stack. Each receiving device delays the data stream by one clock cycle and "swallows" one Daisy Chain clock cycle to provide filtering and retransmission of the information (see Figure 55).

All communications arriving at the Master's upper Daisy Chain port is a whole number of bytes plus a single clock cycle, except in the case where a stack has not completed Roll Call. This last clock cycle is not counted as part of

the main message and is discarded. If Roll Call has not been completed, the Master receives a number of additional clock cycles at the end of each message. Additional Daisy Chain clock cycles that extend the communication beyond the number of bits indicated by the length portion of the communication are ignored.

A Read or Write communications transmission is only considered to be complete following receipt of a response from the target device or the identification of a communications fault condition. The host microcontroller should not transmit further data until either a response has been received from the target stack device or a communications fault condition has been identified.

The response time for commands is dependent on the operation. See Operational Timing for timing diagrams and equations for determining typical response times. Maximum response times occur if there is a Communications Failure response (see Communication Failure). If there is no response within the Communication Failure time, then the host should conclude that the Master did not properly receive a command from the host and should re-transmit. Repeated failure of the host to receive an expected response should be interpreted as a failure of the Master device or the SPI interface to the Master device.



Figure 54. Daisy Chain Communication



#### Notes:

- Host microcontroller sends "Read device 4, cell 7" = Packet A.
   If DTRDYMODE pin is Low, data transmitted is byte by byte. If DTRDYMODE pin is High, data is transmitted as a block.
- 2. Master begins relaying Packet A on the Daisy Chain 19.5 SPI clock cycles after the first falling edge of  $\overline{CS}$ . The Master adds 8 extra clock cycles (Top 2) to allow all stack devices to relay the message.
- Device 4 receives and decodes "Read device 4, cell 7", but waits for a response from Top stack device before sending the data.
- 4. Top stack device (Device 10) receives and decodes Packet A.

- Device 10 responds "ACK". Device 10 adds 6 clock cycles to allow the ACK to reach the target device.
- 6. Device 4 receives and decodes ACK.
- 7. Device 4 transmits the cell 7 data = Packet B, followed by two additional clock cycles to reach the Master.
- 8. For responses from Mid and Top devices in Byte Mode, the Master asserts DATAREADY after it receives 5 bytes on the Daisy Chain. For responses from the Master, DATAREADY goes low at the end of the Daisy Chain ACK response.
- For responses in Block Mode, the Master asserts
   DATAREADY after receiving the last byte of Packet B from the Daisy Chain.

Figure 55. Daisy Chain Read Example Read Device 4, Cell 7. Stack of 10 Devices

### 7.3 Communication Protocols

All communications begin with a packet header that contains information about the length (in bytes) of the data portion of the communication (called the payload or packet data). The length segment of Read commands indicates the amount of data to be returned, rather than the length of the command itself.

### 7.3.1 Packet Header

Each communication carries a 5-byte packet header. Each packet header contains the device stack address, page, register address, payload length (in bytes), frame and a 16-bit CRC, as shown in Figure 56.

Read commands, action commands, and communications administration responses consist of a packet header only, with no associated data information. The only exceptions to this are the Roll Call response and Comms

Failure response, which include a data packet containing the stack size and device stack address information, respectively.

### 7.3.2 Packet Data

Data Write commands comprise of a packet header plus packet data, each with its own CRC.

Packet data sections carry a single CRC at the end of the data packet. Single register data packets (single register Read responses and single register Write commands) carry a 16 bit CRC. Multiple register data packets carry a 32 bit CRC.

All communications "auto increment" the register address. Operations begin at the register address provided in the message header and continue (increment) for the number of bytes indicated in the length portion of the header. For Read and Write operations on Page 1, the auto increment skips unused addresses. For Page 2 operations, the auto increment does not skip unused addresses, therefore multiple byte reads across a memory gap need to specify a byte count that includes the missing registers and ignore the contents. Multiple byte writes across a memory gap must specify a byte count that includes the missing registers and send '0's to the unused addresses.

All responses to multiple register Read commands, which access Page 1 data (register address 9'h07F and below) carry the Fault Status register as the first two bytes in the response. This does not apply to single register reads (4-byte length) for which the requested register is returned without the Fault Status register being included. Read commands with register address 9'h080 and higher do not have the Fault Status register added.

**Note**: The number of registers read is not the same as the payload length. The payload length includes the 16 bit or 32 bit CRC. It also includes the Fault Status register if multiple registers are read starting at an address less than 0x80. (The payload length does not include the 5 byte header.) As such the number of registers read is equal to the payload length minus 2 (for single register reads), minus 6 (for multiple register reads on Page 1), or minus 4 (for multiple reads from any other page); divided by 2.

The RAA489204 responds by sending the contents of the register at the start address location followed by the contents of each subsequent register until the total number of bytes, including CRC, is met.

Packet data sections contain up to 62 bytes, that equates to up to 28 (16-bit) register values plus a 32-bit CRC and the Status Register contents. Single register data packets carry a 16b CRC. Data packets with two or more registers carry a 32b CRC. Legal Packet Data lengths for Write operations, in bytes, are 4, 8, 10, 12, and all even numbers up to 62. Legal Packet Data lengths for Read operations, in bytes, are 4, 10, 12, and all even numbers up to 62. Devices respond to an illegal length value with NAK.

A summary of Communication commands and responses, their respective lengths, and CRC types are shown in Table 15. Single register and multiple register examples are shown in Figure 57 and Table 16.



Example Packet Header: Read Overvoltage Limit Register (Address 9'h087) from device 5, with Frame = 2

#### Notes:

- 1. The protocol requires that the first bit is always "1".
- The device address is assigned during the Roll Call process.
   This address is stored in a local register and is used to address the specific device. All communications sent to and transmitted from the device contain this stack address. A Device address of 0x1F addresses all devices at the same time.
- The read/write bit indicates the type of operation.
   Read = 0, Write = 1
- Page selects a page of the register memory map (See Register Map.

- Register addresses access registers or commands in the memory map. See Register Map.
- Communication data packet (payload) length is specified in bytes. Length is the total number of bytes, including CRC and Fault Status register if reading multiple bytes from Page 1.
- 7. Read command packet length specifies the number of bytes required in the response. For example: 4, 8, 10, 12,...62.
- 8. Single register Write command packet length = 4 bytes.

  Multiple register Write command packet length = 8, 10,...62.
- 9. Action command packet = 0 bytes
- 10. The frame value sent with a command is incremented and returned with the response.
- 11. The 16-bit CRC operates on the first 24 bits in the Header.

Figure 56. RAA489204 Communication Packet Header

**Table 15. Summary of Communication Types** 

| Communication Type               | Total<br>Command<br>Length<br>(Bytes) | Length<br>Value | Registers<br>Read/Written | CRC<br>(Bits)             | Comment                                                                                |  |  |  |
|----------------------------------|---------------------------------------|-----------------|---------------------------|---------------------------|----------------------------------------------------------------------------------------|--|--|--|
| Read Command                     | 5                                     | 0               | 0                         | 16                        | Length = 0 because                                                                     |  |  |  |
| Action Command                   | 5                                     | 0               | 0                         | 16                        | these are "action" commands, with no                                                   |  |  |  |
| Communication Response (ACK/NAK) | 5                                     | 0               | 0                         | 16                        | associated data.                                                                       |  |  |  |
| Single Register Write            | 9                                     | 4               | 1                         | 16 (Header); 16<br>(Data) |                                                                                        |  |  |  |
| Single Register Read Response    | 9                                     | 4               | 1                         | 16 (Header); 16<br>(Data) |                                                                                        |  |  |  |
| Multiple Register Write          | 13+                                   | 8+              | 2+                        | 16 (Header); 32<br>(Data) |                                                                                        |  |  |  |
| Multiple Register Read Response  | 13+                                   | 8+              | 2+                        | 16 (Header); 32<br>(Data) | Registers read/written includes the Fault Status register contents if read from Page 1 |  |  |  |

### 

### a) Example Single Register Data Packet:

Read Overvoltage Limit Register contents (Address 9'h087) - This response (7FFF 1B98) for the OV limit set to the maximum value follows the Packet Header and CRC (84 87 11 AB 19 - not shown)



### b) Example Multiple Register Read Data Packet:

Read eight registers starting with the Internal Temperature Register contents (Address 9'h060) - This response (0000 94DA 83A8 84D0 8534 847C 8D10 7B1C 8484 A4F4 7FF7 57A5 6282) follows the Packet Header and CRC (84 60 69 DD A3 - not shown). The values for the "NOT DEFINED" registers can be anything (and should be ignored), but the CRC is calculated with whatever value is returned from the register. This shows example returned data. **Note**: The Fault Status register contents are added to the response, since the starting data address is less than 9'h080.

Figure 57. RAA489204 Communication Data Packet (Single and Multiregister)

Table 16. Examples of Single and Multiple Register Reads [1]

|                  |                |                                          |                  |       |                                                              |                  |      | Read Re                                       | enon                                         |                                                    |                       |        |                                                       |                                        |        |                                                             |                       |
|------------------|----------------|------------------------------------------|------------------|-------|--------------------------------------------------------------|------------------|------|-----------------------------------------------|----------------------------------------------|----------------------------------------------------|-----------------------|--------|-------------------------------------------------------|----------------------------------------|--------|-------------------------------------------------------------|-----------------------|
|                  | Devi           | ce Address + R/W                         | + Pag            | e MSI | 3 (See Figure 56)                                            |                  |      | Reau Re                                       |                                              |                                                    |                       |        |                                                       |                                        |        |                                                             |                       |
| eader            | Page           | e + Register Addres                      | ss               |       |                                                              |                  |      |                                               | PPrrrr Register address = Data Start Address |                                                    |                       |        |                                                       |                                        |        |                                                             |                       |
| Packet Header    | Length + Frame |                                          |                  |       |                                                              |                  |      |                                               | L                                            | L L                                                |                       | -      |                                                       | nber of data bytes<br>ne + 1 from Read |        |                                                             |                       |
| Δ.               | 16-bi          | it CRC                                   |                  |       |                                                              |                  |      |                                               |                                              |                                                    |                       |        |                                                       |                                        |        |                                                             |                       |
| Packet Data Word |                | Single<br>Register Read<br>ead from 0x41 | Packet Data Word | F     | 10 Cell Pack<br>Read Voltages<br>(28 Bytes)<br>ead from 0x41 | Packet Data Word |      | ad Temperature<br>(26 Bytes)<br>ead from 0x60 | Packet Data Word                             | Read All Page 1 (60 N Bytes) g Read from 0x40 Q Re |                       |        | ead All Fault<br>Status<br>(16 Bytes)<br>ad from 0x80 | Packet Data Word                       |        | Read Balance<br>Status Read<br>(32 Bytes)<br>Read from 0xB0 |                       |
| Packe            | Addr           | Data<br>(2 bytes/row)                    | Packet           | Addr  | Data<br>(2 bytes/row)                                        | Packei           | Addr | Data<br>(2 bytes/row)                         | Packei                                       | Addr                                               | Data<br>(2 bytes/row) | Packet | Addr                                                  | Data<br>(2 bytes/row)                  | Packei | Addr                                                        | Data<br>(2 bytes/row) |
| 1                | 41             | VC1 Voltage                              | 1                | 80    | Fault Status                                                 | 1                | 80   | Fault Status                                  | 1                                            | 80                                                 | Fault Status          | 1      | 80                                                    | Fault Status                           | 1      | В0                                                          | Bal Status 1          |
| 2                |                | Data CRC                                 | 2                | 41    | Cell 1 Voltage                                               | 2                | 60   | Int Temp                                      | 2                                            | 40                                                 | Cell Setup            | 2      | 81                                                    | OV Fault                               | 2      | В1                                                          | Bal Status 2          |
|                  |                |                                          | 3                | 42    | Cell 2 Voltage                                               | 3                | 61   | ExtT1 value                                   | 3                                            | 41                                                 | Cell 1 Voltage        | 3      | 82                                                    | UV Fault                               | 3      | B2                                                          | Bal Status 3          |
|                  |                |                                          | 4                | 43    | Cell 3 Voltage                                               | 4                | 62   | ExtT2 value                                   | 4                                            | 42                                                 | Cell 2 Voltage        | 4      | 83                                                    | OW Fault                               | 4      | В3                                                          | Bal Status 4          |
|                  |                |                                          | 5                | 44    | Cell 4 Voltage                                               | 5                | 63   | ExtT3 value                                   | 5                                            | 43                                                 | Cell 3 Voltage        | 5      | 84                                                    | OT Fault                               | 5      | В4                                                          | Bal Status 5          |
|                  |                |                                          | 6                | 45    | Cell 5 Voltage                                               | 6                | 64   | ExtT4 value                                   | 6                                            | 44                                                 | Cell 4 Voltage        | 6      | 85                                                    | Gen. Fault                             | 6      | B5                                                          | Bal Status 6          |
|                  |                |                                          | 7                | 4A    | Cell 10 Voltage                                              | 7                | 65   | Not Defined                                   | 7                                            | 45                                                 | Cell 5 Voltage        | 7      |                                                       | Data CRC                               | 7      | В6                                                          | Bal Status 7          |
|                  |                |                                          | 8                | 4B    | Cell 11 Voltage                                              | 8                | 66   | Not Defined                                   | 8                                            | 46                                                 | Cell 6 Voltage        | 8      |                                                       | Data CRC                               | 8      | В7                                                          | Bal Status 8          |
|                  |                |                                          | 9                | 4C    | Cell 12 Voltage                                              | 9                | 67   | GPIO1 value                                   | 9                                            | 47                                                 | Cell 7 Voltage        |        |                                                       |                                        | 9      | В8                                                          | Bal Status 9          |
|                  |                |                                          | 10               | 4D    | Cell 13 Voltage                                              | 10               | 68   | GPIO2 value                                   | 10                                           | 48                                                 | Cell 8 Voltage        |        |                                                       |                                        | 10     | В9                                                          | Bal Status 10         |
|                  |                |                                          | 11               | 4E    | Cell 14 Voltage                                              | 11               | 70   | VREF2 voltage                                 | 11                                           | 49                                                 | Cell 9 Voltage        |        |                                                       |                                        | 11     | ВА                                                          | Bal Status 11         |
|                  |                |                                          | 12               | 50    | PACK Voltage                                                 | 12               |      | Data CRC                                      | 12                                           | 4A                                                 | Cell 10 Voltage       |        |                                                       |                                        | 12     | ВВ                                                          | Bal Status 12         |
|                  |                |                                          | 13               |       | Data CRC                                                     | 13               |      | Data CRC                                      | 13                                           | 4B                                                 | Cell 11 Voltage       |        |                                                       |                                        | 13     | ВС                                                          | Bal Status 13         |
|                  |                |                                          | 14               |       | Data CRC                                                     |                  |      |                                               | 14                                           | 4C                                                 | Cell 12 Voltage       |        |                                                       |                                        | 14     | BD                                                          | Bal Status 14         |
|                  |                |                                          |                  |       |                                                              |                  |      |                                               | 15                                           | 4D                                                 | Cell 13 Voltage       |        |                                                       |                                        | 15     |                                                             | Data CRC              |

R16DS0179EU0100 Rev.1.00 Aug 24, 2021

Table 16. Examples of Single and Multiple Register Reads [1]

|                  |            |                                          |                  |       |                                                               |                  |      | Read Re                                       | spon                                                         | se   |                       |        |                                                        |                                        |                                                             |      |                       |
|------------------|------------|------------------------------------------|------------------|-------|---------------------------------------------------------------|------------------|------|-----------------------------------------------|--------------------------------------------------------------|------|-----------------------|--------|--------------------------------------------------------|----------------------------------------|-------------------------------------------------------------|------|-----------------------|
|                  | Devi       | ce Address + R/W                         | + Page           | e MSI | B (See Figure 56)                                             |                  |      |                                               |                                                              |      |                       |        |                                                        |                                        |                                                             |      |                       |
| leader           | Page       | + Register Addres                        | SS               |       |                                                               |                  |      |                                               | p p r r r r r r Register address = Data Start Address        |      |                       |        |                                                        |                                        |                                                             |      |                       |
| Packet Header    | Leng       | Length + Frame                           |                  |       |                                                               |                  |      |                                               | L                                                            | L L  |                       | -      |                                                        | nber of data bytes<br>ne + 1 from Read |                                                             | C    |                       |
| ш.               | 16-bit CRC |                                          |                  |       |                                                               |                  |      |                                               |                                                              |      |                       |        |                                                        |                                        |                                                             |      |                       |
| Packet Data Word |            | Single<br>Register Read<br>ead from 0x41 | Packet Data Word | F     | 10 Cell Pack<br>Read Voltages<br>(28 Bytes)<br>lead from 0x41 | Packet Data Word |      | ad Temperature<br>(26 Bytes)<br>ead from 0x60 | Read All Page 1 (60 Bytes) Read from 0x40 Data (2 bytes/row) |      | t Data Word           |        | ead All Fault<br>Status<br>(16 Bytes)<br>ead from 0x80 | Data Word                              | Read Balance<br>Status Read<br>(32 Bytes)<br>Read from 0xB0 |      |                       |
| Packet           | Addr       | Data<br>(2 bytes/row)                    | Packet           | Addr  | Data<br>(2 bytes/row)                                         | Packet           | Addr | Data<br>(2 bytes/row)                         | Packet                                                       | Addr | Data<br>(2 bytes/row) | Packet | Addr                                                   | Data<br>(2 bytes/row)                  | Packet Data                                                 | Addr | Data<br>(2 bytes/row) |
|                  |            |                                          |                  |       |                                                               |                  |      |                                               | 16                                                           | 4E   | Cell 14 Voltage       |        |                                                        |                                        | 16                                                          |      | Data CRC              |
|                  |            |                                          |                  |       |                                                               |                  |      |                                               | 17                                                           | 50   | Pack Voltage          |        |                                                        |                                        |                                                             |      |                       |
|                  |            |                                          |                  |       |                                                               |                  |      |                                               | 18                                                           | 60   | Int Temp              |        |                                                        |                                        |                                                             |      |                       |
|                  |            |                                          |                  |       |                                                               |                  |      |                                               | 19                                                           | 61   | ExtT1 Value           |        |                                                        |                                        |                                                             |      |                       |
|                  |            |                                          |                  |       |                                                               |                  |      |                                               | 20                                                           | 62   | ExtT2 Value           |        |                                                        |                                        |                                                             |      |                       |
|                  |            |                                          |                  |       |                                                               |                  |      |                                               | 21                                                           | 63   | ExtT3 Value           |        |                                                        |                                        |                                                             |      |                       |
|                  |            |                                          |                  |       |                                                               |                  |      |                                               | 22                                                           | 64   | ExtT4 Value           |        |                                                        |                                        |                                                             |      |                       |
|                  |            |                                          |                  |       |                                                               |                  |      |                                               | 23                                                           | 65   | Not Defined           |        |                                                        |                                        |                                                             |      |                       |
|                  |            |                                          |                  |       |                                                               |                  |      |                                               | 24                                                           | 66   | Not Defined           |        |                                                        |                                        |                                                             |      |                       |
|                  |            |                                          |                  |       |                                                               |                  |      |                                               | 25                                                           | 67   | GPIO1 Value           |        |                                                        |                                        |                                                             |      |                       |
|                  |            |                                          |                  |       |                                                               |                  |      |                                               | 26                                                           | 68   | GPIO2 Value           |        |                                                        |                                        |                                                             |      |                       |
|                  |            |                                          |                  |       |                                                               |                  |      |                                               | 27                                                           | 70   | VREF2 Voltage         |        |                                                        |                                        |                                                             |      |                       |
|                  |            |                                          |                  |       |                                                               |                  |      |                                               | 28                                                           | 71   | Scan Count            |        |                                                        |                                        |                                                             |      |                       |
|                  |            |                                          |                  |       |                                                               |                  |      |                                               | 29                                                           |      | Data CRC              |        |                                                        |                                        |                                                             |      |                       |
|                  |            |                                          |                  |       |                                                               |                  |      |                                               | 30                                                           |      | Data CRC              |        |                                                        |                                        |                                                             |      |                       |

<sup>1.</sup> For the 10 Cell Pack option (second column) Cells 6 through 9 are missing. Program the CELL SETUP register = 16'h01E0 to specify skipping these cells.

### 7.3.3 CRC Calculation

Daisy Chain communications employ either a 16-bit CRC or a 32-bit CRC.

The communications protocol uses the 16-bit and 32-bit CRC to verify data integrity and provide a minimum Hamming Distance of 4 for the header packet and for the data packet. The 16-bit CRC is used with the packet header and with single register data packets. The 32-bit CRC is used with multiple register data packets.

All CRC calculations are performed using an initial value of all 1s and all CRC calculations use the same method, in which a CRC Register is XOR'ed with the CRC polynomial on condition of the next bit in the input data code (and its relation to the MSB of the CRC register.)

The CRC register starts with the initial value and finishes the process with the required CRC value (See Table 17). Each process loop starts with a comparison of the next bit of input data with the MSB of the CRC register. This comparison is a Bit XOR, so that if the two bits are equal, the result is '0' and if they are unequal the result is '1'.

If the result is '0', then the CRC register is rotated left one bit and the process is repeated with the next bit in sequence. If the result is '1' a register XOR is performed between the CRC polynomial and the (left shifted by one) CRC register.

The 32-bit (data) CRC is calculated in the same manner as the 16-bit CRC. The initial and polynomial values for the CRC calculations are shown in Table 17. A logical flow chart of the operation is shown in Figure 58.



Figure 58. CRC Calculation

Table 17. CRC Polynomial and Initial Values

|        | Initial        | Polynomial                                                                                                                                                                                                                                              |                                              |                    |  |  |  |  |  |  |  |  |  |
|--------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------|--|--|--|--|--|--|--|--|--|
| CRC    | Value          | Equation                                                                                                                                                                                                                                                | Binary                                       | Hex                |  |  |  |  |  |  |  |  |  |
| 16-bit | 0xFFFF         | X <sup>16</sup> +X <sup>12</sup> +X <sup>5</sup> +1                                                                                                                                                                                                     | 1 0001 0000 0010 0001                        | 17'h1 1021         |  |  |  |  |  |  |  |  |  |
| 32-bit | 0xFFFF<br>FFFF | X <sup>32</sup> + X <sup>26</sup> + X <sup>23</sup> + X <sup>22</sup> + X <sup>16</sup> + X <sup>12</sup> + X <sup>11</sup> + X <sup>10</sup> + X <sup>8</sup> + X <sup>7</sup> + X <sup>5</sup> + X <sup>4</sup> + X <sup>2</sup> + X <sup>1</sup> + 1 | 1 0000 0100 1100 0001<br>0001 1101 1011 0111 | 33'h1 04C1<br>1DB7 |  |  |  |  |  |  |  |  |  |

```
package crctest;
public class Crc32mpeg2
                            private static final int crcInit = 0xFFFFFFFF;
                            private static final int XorOut = 0x0;
                            private static final boolean RefOut = false;
                           private static final int Poly = 0x4C11DB7;
                           private static final boolean RefIn = false;
                           private static final int Check = 0x376E6E7;
                      private static final int array[] = {0x00000000, 0x04C11DB7, 0x09823B6E, 0x0D4326D9, 0x130476DC, 0x17C56B6B,
                       0x1A864DB2, 0x1E475005, 0x2608EDB8, 0x22C9F00F, 0x2F8AD6D6, 0x2B4BCB61, 0x350C9B64, 0x31CD86D3, 0x3C8EA00A,
                       0x384FBDBD, \ 0x4C11DB70, \ 0x48D0C6C7, \ 0x4593E01E, \ 0x4152FDA9, \ 0x5F15ADAC, \ 0x5BD4B01B, \ 0x569796C2, \ 0x52568B75, \ 0x5BD4B01B, \ 0x569796C2, \ 0x52568B75, \ 0x5BD4B01B, \ 0x569796C2, \ 0x58B04B01B, \ 0x58B04B01B, \ 0x569796C2, \ 0x58B04B01B, \ 0x58B04B01B, \ 0x569796C2, \ 0x58B04B01B, \ 0x569796C2, \ 0x58B04B01B, \ 0x569796C2, \ 0x569796C2, \ 0x58B04B01B, \ 0x569796C2, \ 0x569796C2, \ 0x569796C2, \ 0x569796C2, \ 0x569796C2, \ 0x569796
                       0x6a1936C8,\ 0x6ED82B7F,\ 0x639B0DA6,\ 0x675A1011,\ 0x791D4014,\ 0x7DDC5DA3,\ 0x709F7B7A,\ 0x745E66CD,\ 0x9823B6E0,\ 0x9823B6E0,\ 0x9823B6E0,\ 0x9823B6E0,\ 0x9823B6E0,\ 0x9823B6E0,\ 0x982B6E0,\ 0x
                       0xB7A96036, 0xB3687D81, 0xAD2F2D84, 0xA9EE3033, 0xA4AD16EA, 0xA06C0B5D, 0xD4326D90, 0xD0F37027, 0xDDB056FE,
                       0xD9714B49, 0xC7361B4C, 0xC3F706FB, 0xCEB42022, 0xCA753D95, 0xF23A8028, 0xF6FB9D9F, 0xFBB8BB46, 0xFF79A6F1,
                       0xE13EF6F4, 0xE5FFEB43, 0xE8BCCD9A, 0xEC7DD02D, 0x34867077, 0x30476DC0, 0x3D044B19, 0x39C556AE, 0x278206AB,
                       0x23431B1C, \ 0x2E003DC5, \ 0x2AC12072, \ 0x128E9DCF, \ 0x164F8078, \ 0x1B0CA6A1, \ 0x1FCDBB16, \ 0x018AEB13, \ 0x054BF6A4, \ 0x1FCDBB16, \ 0x018AEB13, \ 0x054BF6A4, \ 0x1FCDBB16, \ 0x018AEB13, \ 0x054BF6A4, \ 0x1FCDBB16, \ 0x018AEB13, \ 
                       0 \times 0808007D, \ 0 \times 00CC9CDCA, \ 0 \times 7897AB07, \ 0 \times 7C56B6B0, \ 0 \times 71159069, \ 0 \times 75D48DDE, \ 0 \times 6B93DDDB, \ 0 \times 6F52C06C, \ 0 \times 6211E6B5, \ 0 \times 6B93DDB, \ 0 \times 6F52C06C, \ 0 \times 6B93DDB, \ 0 \times 6F52C06C, \ 0 \times 6B93DDB, \ 0 \times 6B9
                       0 \times 66 \text{DOFB02}, \ 0 \times 529 \text{F46BF}, \ 0 \times 545 \text{E5B08}, \ 0 \times 571 \text{D7DD1}, \ 0 \times 53 \text{DC6066}, \ 0 \times 409 \text{B3063}, \ 0 \times 495 \text{A2DD4}, \ 0 \times 44190 \text{B0D}, \ 0 \times 400816 \text{BA}, \ 0 \times 
                      0xACA5C697, 0xA864DB20, 0xA527FDF9, 0xA1E6E04E, 0xBFA1B04B, 0xBB60ADFC, 0xB6238B25, 0xB2E29692, 0x8AAD2B2F, 0x8E6C3698, 0x832F1041, 0x87EE0DF6, 0x99A95DF3, 0x9D684044, 0x902B669D, 0x94EA7B2A, 0xE0B41DE7, 0xE4750050,
                       0xE9362689, 0xEDF73B3E, 0xF3B06B3B, 0xF771768C, 0xFA325055, 0xFEF34DE2, 0xC6BCF05F, 0xC27DEDE8, 0xCf3ECB31,
                       0xCBFFD686, 0xD5B88683, 0xD1799B34, 0xDC3ABDED, 0xD8FBA05A, 0x690CE0EE, 0x6DCDFD59, 0x608EDB80, 0x644FC637,
                       0x7A089632,\ 0x7EC98B85,\ 0x738AAD5C,\ 0x774BB0EB,\ 0x4F040D56,\ 0x4BC510E1,\ 0x46863638,\ 0x42472B8F,\ 0x5C007B8A,\ 0x4C07B8A,\ 0x4C07B
                       0x58C1663D,\ 0x558240E4,\ 0x51435D53,\ 0x251D3B9E,\ 0x21DC2629,\ 0x2C9F00F0,\ 0x285E1D47,\ 0x36194D42,\ 0x32D850F5,
                       0x3F9B762C, 0x3B5A6B9B, 0x0315D626, 0x07D4CB91, 0x0A97ED48, 0x0E56F0FF, 0x1011A0FA, 0x14D0BD4D, 0x19939B94,
                       0x1D528623, 0xF12F560E, 0xF5EE4BB9, 0xF8AD6D60, 0xFC6C70D7, 0xE22B20D2, 0xE6EA3D65, 0xEBA91BBC, 0xEF68060B,
                       0xD727BBB6, 0xD3E6A601, 0xDEA580D8, 0xDA649D6F, 0xC423CD6A, 0xC0E2D0DD, 0xCDA1F604, 0xC960EBB3, 0xBD3E8D7E,
                       0xB9FF90C9, 0xB4BCB610, 0xB07DABA7, 0xAE3AFBA2, 0xAAFBE615, 0xA7B8C0CC, 0xA379DD7B, 0x9B3660C6, 0x9FF77D71,
                       0x92B45BA8, 0x9675461F, 0x8832161A, 0x8CF30BAD, 0x81B02D74, 0x857130C3, 0x5D8A9099, 0x594B8D2E, 0x5408ABF7,
                       0x50C9B640,\ 0x4E8EE645,\ 0x4A4FFBF2,\ 0x470CDD2B,\ 0x43CDC09C,\ 0x7B827D21,\ 0x7F436096,\ 0x7200464F,\ 0x76C15BF8,\ 0x7BC15BF8,\ 0x7
                       0x68860BFD, \ 0x6C47164A, \ 0x61043093, \ 0x65C52D24, \ 0x119B4BE9, \ 0x155A565E, \ 0x18197087, \ 0x1CD86D30, \ 0x029F3D35, \ 0x6C5C5D2D4, \ 0x119B4BE9, \ 0x155A565E, \ 0x18197087, \ 0x1CD86D30, \ 0x029F3D35, \
                       0x065E2082, 0x0B1D065B, 0x0FDC1BEC, 0x3793A651, 0x3352BBE6, 0x3E119D3F, 0x3AD08088, 0x2497D08D, 0x2056CD3A,
                       0x2D15EBE3, 0x29D4F654, 0xC5A92679, 0xC1683BCE, 0xCC2B1D17, 0xC8EA00A0, 0xD6AD50A5, 0xD26C4D12, 0xDF2F6BCB,
                       0x89B8FD09, 0x8D79E0BE, 0x803AC667, 0x84FBDBD0, 0x9ABC8BD5, 0x9E7D9662, 0x933EB0BB, 0x97FFAD0C, 0xAFB010B1,
                       0xAB710D06, 0xA6322BDF, 0xA2F33668, 0xBCB4666D, 0xB8757BDA, 0xB5365D03, 0xB1F740B4};
                       Crc32mpeg2() {};
                       public int computeCrc(byte[] dataArray)
                                              int crc = this.crcInit;
                                              if (this.RefOut)
                                                                    for (byte d: dataArray)
                                                                                           crc = this.array[(d ^ crc) & 0xFF] ^ (crc >> 8 & 0xFFFFFF);
                                                                     }
                                               } else
                                                                    for (byte d : dataArray)
                                                                                            crc = this.array[((crc >> 24) ^ d) & 0xFF] ^ (crc << 8);</pre>
                                               crc = crc ^ this.XorOut;
                                              return crc;
                       }
}
```

Figure 59. Sample 32-Bit CRC Code

# 7.3.4 Communication Protocol Examples

Table 18 shows some example Read and Write commands, and Table 16 shows examples for single register and multiregister Read responses.

Table 18. Read and Write Command Packet Header and Packet Data Examples

|                                                              |          |   | Packet Header (Hex values) |                            |                | es)                     | Packet Data     |                |                  |                                                                                                    |                        |            |                                    |
|--------------------------------------------------------------|----------|---|----------------------------|----------------------------|----------------|-------------------------|-----------------|----------------|------------------|----------------------------------------------------------------------------------------------------|------------------------|------------|------------------------------------|
|                                                              |          |   |                            | 1                          |                | 2                       | 3               |                | 4, 5             |                                                                                                    |                        |            | Data                               |
| Operation/<br>Example                                        | •        |   | Leading '1'                | Device Address<br>(5 bits) | E/W + Page MSB | Page + Addr<br>(8 bits) | Length (6 bits) | Frame (2 bits) | CRC<br>(16 bits) | Register Data                                                                                      | CRC<br>(16 or 32 bits) | Total Regs | Total Header + Data<br>Bytes + CRC |
| Roll Call Command,                                           | Transmit | Х | 1                          | XX                         | 00             | D0                      | 0               | 0              | xxxx             | No Command Data                                                                                    |                        | 0          | 5                                  |
| Five Devices                                                 | Receive  | R | 1                          | Тор                        | 00             | D0                      | 0               | 1              | xxxx             | None                                                                                               |                        | 0          | 5                                  |
|                                                              | Example  | Х |                            | 80                         |                | D0                      | 00              |                | E2E1             |                                                                                                    |                        | 0          | 5                                  |
|                                                              |          | R |                            | 94                         |                | D0                      | 01              |                | 6D63             |                                                                                                    |                        | 0          | 5                                  |
| Read All Cell and                                            | Transmit | Х | 1                          | 2                          | 00             | 41                      | 24              | 0              | xxxx             | No Command Data                                                                                    |                        | 0          | 5                                  |
| Pack Voltages Device 2, Starting at VCELL1.                  | Receive  | R | 1                          | 2                          | 00             | 41                      | 24              | 1              | xxxx             | Fault Status + Cell1 to Cell 14<br>+ Pack Voltage                                                  | xxxx                   | 16         | 41                                 |
| (32 bytes + 4 CRC)                                           | Example  | Х |                            | 88 41 90 E323              |                |                         |                 | 0              | 5                |                                                                                                    |                        |            |                                    |
|                                                              |          | R |                            | 88                         |                | 41                      | 91              |                | F302             | 0000 372E 3734 371E 371C<br>3729 3724 3721 3734 3726<br>372E 372C 3726 372D 3726<br>623F (example) | 2362<br>BDE<br>4       | 16         | 41                                 |
| Read Cell Setup                                              | Transmit | Х | 1                          | 5                          | 00             | 40                      | 04              | 0              | xxxx             | No Command Data                                                                                    |                        | 0          | 5                                  |
| Register Device 5 (2 bytes + 2 CRC)                          | Receive  | R | 1                          |                            | 00             | 40                      | 04              | 1              | xxxx             | Cell Setup Register                                                                                | xxxx                   | 1          | 9                                  |
|                                                              | Example  | Х | 94                         |                            | 40             | 10                      |                 | 7798           |                  |                                                                                                    | 0                      | 5          |                                    |
|                                                              |          | R |                            | 94                         |                | 40                      | 01              |                | 67B9             | 0000                                                                                               | 1D0F                   | 1          | 9                                  |
| Read All                                                     | Transmit | Х | 1                          | 1                          | 00             | 60                      | 1A              | 0              | xxxx             | No Command Data                                                                                    |                        | 0          | 5                                  |
| Temperatures Device 1 (IC Temperature to Reference Voltage). | Receive  | R | 1                          | 1                          | 00             | 60                      | 1A              | 1              | xxxx             | Fault Status + IC Temperature,<br>all ExTn and GPIO inputs, and<br>Reference Voltage               | xxxx                   | 11         | 31                                 |
| (22 bytes + 4 CRC)                                           | Example  | Х |                            | 84                         |                | 60                      | 68              |                | CD82             |                                                                                                    |                        | 0          | 5                                  |
|                                                              |          | R |                            | 84                         |                | 40                      | 69              | )              | DDA3             | 0000 944B 7F58 80F4 8028<br>7FFC 8930 7BFC FFFC FFFC 2<br>8007 (example) E79B                      |                        | 11         | 31                                 |
| Read 9 Registers                                             | Transmit | Х | 1                          | 4                          | 00             | 81                      | 16              | 0              | xxxx             | No Command Data                                                                                    |                        | 0          | 5                                  |
| from Page = 010,<br>Addr = 00 0001 in<br>Device 4 (18 bytes  | Receive  | R | 1                          | 4                          | 00             | 81                      | 16              | 1              | xxxx             |                                                                                                    | xxxx                   | 9          | 27                                 |
| + 4 CRC)                                                     | Example  | Х |                            | 90                         |                | 81                      | 58              |                | 47F1             |                                                                                                    |                        | 0          | 5                                  |
|                                                              |          |   |                            | 90                         |                | 81                      | 59              | )              | 57D0             | 0000 0000 0000 0000 0000<br>00B8 7FFF 0000 0000<br>(example)                                       | 9A4E<br>88DE           | 9          | 27                                 |

Table 18. Read and Write Command Packet Header and Packet Data Examples (Cont.)

|                                                |          |   | Packet Header (Header)                                                          |                            |                     |                         |                 |                | es)                 | Packet Data                                                                   |                        |            |                                    |
|------------------------------------------------|----------|---|---------------------------------------------------------------------------------|----------------------------|---------------------|-------------------------|-----------------|----------------|---------------------|-------------------------------------------------------------------------------|------------------------|------------|------------------------------------|
|                                                |          |   |                                                                                 | 1                          |                     | 2                       | 3               |                | 4, 5                |                                                                               |                        |            | Data                               |
| Operation/<br>Example                          |          |   | Leading '1'                                                                     | Device Address<br>(5 bits) | -<br>R/W + Page MSB | Page + Addr<br>(8 bits) | Length (6 bits) | Frame (2 bits) | CRC<br>(16 bits)    | Register Data                                                                 | CRC<br>(16 or 32 bits) | Total Regs | Total Header + Data<br>Bytes + CRC |
| Write Cell Setup                               | Transmit | Х | 1                                                                               | 1                          | 10                  | 40                      | 04              | 0              | XXXX                | Cell Setup                                                                    | XXXX                   | 1          | 9                                  |
| Register Device 1. (2 bytes + 2 CRC)           | Receive  | R | 1                                                                               | 1                          | 00                  | D2                      | 0               | 1              | XXXX                | (Response is ACK)                                                             |                        | 0          | 5                                  |
|                                                | Example  | Х |                                                                                 | 86                         |                     | 40                      | 10              | )              | 5A9B                | B 000A BC45                                                                   |                        | 1          | 9                                  |
|                                                |          | R |                                                                                 | 84                         |                     | D2                      | 01              |                | 4862                | (Response is ACK)                                                             |                        | 0          | 5                                  |
| Write Four Cell<br>Balance Value               | Transmit | Х | 1                                                                               | 1                          | 10                  | A7                      | 0C              | 0              | XXXX                | Fault Setup, OV Limit, UV xxxx Limit, ExTn Limit xxxx                         |                        | 4          | 17                                 |
| Registers in Device 1 (8 bytes +               | Receive  | R | ₹ 1 1 0                                                                         |                            | 00                  | D2                      | 0               | 1              | xxxx                | (Response is ACK)                                                             |                        | 0          | 5                                  |
| 4 CRC)                                         | Example  | Х | 86                                                                              |                            | A7                  | 30                      | )               | F7DC           | 8AA7 10A6 DF01 020E | 8C29<br>66FF                                                                  | 4                      | 17         |                                    |
|                                                |          | R |                                                                                 | 84                         |                     | D2                      | 01              |                | 4862                |                                                                               |                        | 0          | 5                                  |
| Write 14 cell Balance<br>Status registers from | Transmit | Х | 1                                                                               | 2                          | 10                  | В0                      | 20              | 0              | xxxx                | Cell1 to Ext1 Voltages xxxx xxxx                                              |                        | 16         | 33                                 |
| location 010<br>11_0000 in Device              | Receive  | R | 1                                                                               | 2                          | 00                  | D2                      | 0               | 1              | xxxx                | (Response is ACK)                                                             |                        | 0          | 5                                  |
| 2 (28 bytes + 4<br>CRC)                        | Example  | Х |                                                                                 | 8A                         |                     | B0                      | 80              |                | 509D                | 0040 003E 0000 0029 003E<br>0000 0029 0137 0000 001E<br>085 000A<br>0005 009F | D9C<br>7<br>2D19       | 16         | 33                                 |
|                                                |          | R |                                                                                 | 84                         |                     | D2                      | 01              |                | 4862                | 0                                                                             |                        |            | 5                                  |
| Scan Cells                                     | Transmit | Х | 1                                                                               | 3F                         | 00                  | C1                      | 0               | 0              | xxxx                | No Command Data 0 5                                                           |                        |            | 5                                  |
| Command (Address All)                          | Receive  | R | No Response - Check the Scan Count. It increments when the command is received. |                            |                     |                         |                 |                |                     |                                                                               |                        |            |                                    |
|                                                | Example  | Х |                                                                                 | FC C1 00 7FCA 0            |                     |                         |                 |                |                     | 0                                                                             | 5                      |            |                                    |
|                                                |          | R | No Response - Check the Scan Count. It increments when the command is received. |                            |                     |                         |                 |                |                     |                                                                               |                        |            |                                    |

## 8. Device Commands

Commands are sent to devices in the Daisy Chain using the address of the device in the stack, as determined by the Roll Call operation. The address resides in bits 6:2 in the first byte (Byte 1) of the command header (after the leading "1"). See Figure 56.

|                | 1 |   | Device Address |   |   |   | R/ W |   | Pag             | age Register Address |    |      |              |      |    |    |
|----------------|---|---|----------------|---|---|---|------|---|-----------------|----------------------|----|------|--------------|------|----|----|
| Bit Sent       | 1 | 2 | 3              | 4 | 5 | 6 | 7    | 8 | 9               | 10                   | 11 | 12   | 13           | 14   | 15 | 16 |
| Roll Call Only | 1 | 0 | 0              | 0 | 0 | 0 | 0    | 0 | 1               | 1                    | 0  | 1    | 0            | 0    | 0  | 0  |
| Address All    | 1 | 1 | 1              | 1 | 1 | 1 | 0    | 0 | Target Register |                      |    |      |              |      |    |    |
| Read           | 1 | х | Х              | х | х | х | 0    | х |                 |                      |    | Comr | or<br>nand B | vte  |    |    |
| Write          | 1 | х | х              | х | х | х | 1    | х |                 |                      |    | 00   | nana D       | , 10 |    |    |

Table 19. First Two Bytes of Packet Header

Many of the instructions can use an Address All device stack address. This address (all ones) is used with device commands to cause all stack devices to perform functions simultaneously. The commands with required Address All addressing are shown in Table 26. A device address of all zeros is only valid for a Roll Call command. Roll Call can use any address (including Address All).

Commands are sent from an external microcontroller to the RAA489204 using a memory Read operation using a specific address. The address of the command consists of the two LSBs of the page plus the register address. This address value populates the second byte of the command header. See Page 3 of the Register Map.

## 8.1 Read/Write

The read/write bit follows the Device address in the first byte of the Packet Header and identifies the operation as a Read or a Write. A read/write bit of "0" indicates a Read. A read/write bit of "1" indicates a Write. A Read or Write operation contains the page and address of the target register in the second byte of the Packet Header.

# 8.2 Scan Voltages (Address: C1H)

The Scan Voltages command causes the addressed device (or all devices if the Address All address is used) to sample all cell voltage inputs and perform an analog-to-digital conversion on all cell, PACK, and internal temperature voltages. The RAA489204 calibrates the cell and PACK results using the internal temperature and stores all results in their respective registers. For timing of internal operations relative to the command, see Figure 66 and Figure 67. For internal timing details, see Table 43.

The voltage readings of the cells connected to each device are performed sequentially in response to a Scan command. The start of the scan in the Master device begins [14.5 + N] Daisy clocks (N = number of Devices) before the start of a scan in Device 2. All Mid and Top Devices start their scans at the same time. For example, for a stack of 10 devices with a Daisy Chain operating at 1000kHz, the Master starts its scan 24.5µs before the Mid and Top devices, which subsequently start scanning within a 1µs window of each other. See Figure 67.

The RAA489204 ignores a Scan command when the device is already in a Scan mode. However, the command passes through to other devices in the Daisy Chain. All other communications functions respond normally while the device is scanning or measuring.

At the end of each scan, overvoltage and undervoltage compares are performed on each cell voltage reading, and the VBAT and VSS pins are checked for an open connection. These fault conditions are subject to filtering. If the fault condition exceeds the filter value, a fault condition exists, and the device sets the corresponding bits in the Over Voltage, Under Voltage, and Fault Status registers. At the end of each scan, the device also performs an EEPROM MISR check and flags if errors occur. If there are any faults, the device sets the FAULT pin low. Devices revert to the standby state on completion of the scan activity.

## 8.2.1 PACK Voltage Adjustment

The voltage read from the PACK voltage register is accurate with respect to the input pin of the RAA489204 PACK pin. However, it does not compensate for external components. There is an input bias current  $I_{PACK}$  of approximately 40µA (see Electrical Specifications on IPACK) and, when the PACK voltage measurement is taken, an internal voltage divider is switched in, drawing current from PACK through approximately 320k $\Omega$  of resistance (see Electrical Specifications on IPACK) These input currents produce a voltage drop across the PACK pin off-chip resistor, resulting in potential PACK voltage measurement errors. The RAA489204 device factory test system includes a  $1k\Omega$  series resistor and the accuracy of the PACK measurement includes this  $1k\Omega$  resistor. So, if a series resistor other than  $1k\Omega$  is used, the resulting error should be compensated in the microcontroller using the expressions shown in Figure 60.



Figure 60. Pack Voltage Adjustment

## 8.2.2 Fault Signal Filtering

Filtering is provided for the cell overvoltage and cell undervoltage tests. These fault signals use a totalizing method in which an unbroken sequence of positive results is required to validate a fault condition. The sequence length (number of sequential positive samples) is set by the TOT[2:0] bits in the Fault Setup register. See Table 20.

Separate filter functions are provided for each cell input. The filter is reset whenever a test results in a negative result (no fault). Any write to the Fault Status register TOT[2:0] bits resets all filters. When a fault is detected, rewrite the TOT[2:0] bits to clear the Totalizers.

| ТОТ[2:0] | Totalizer Count |
|----------|-----------------|
| 000      | 1               |
| 001      | 2               |
| 010      | 4               |
| 011      | 8 (Default)     |
| 100      | 16              |
| 101      | 32              |
| 110      | 64              |
| 111      | 128             |

**Table 20. Totalizer Sample Count** 

## 8.2.3 Cell Voltage Averaging

The RAA489204 has a cell voltage averaging function applied to the cell and PACK voltage measurements, allowing the system designer to request an averaged value from a number of samples. The averaging function is controlled by the CAV[2:0] bits in the Device Setup 2 register with the number of samples averaged determined by the setting of these bits. See Table 21 for more information.

| [CAV2:CAV0] | Number of Samples Averaged |
|-------------|----------------------------|
| 000         | 1 (Default)                |
| 001         | 2                          |
| 010         | 4                          |
| 011         | 8                          |
| 100         | 16                         |
| 101         | 32                         |

**Table 21. Cell Voltage Averaging** 

## 8.3 Scan Temperatures (Address: C2H)

The Scan Temperatures command causes the addressed device (or all devices if the Address All address is used) to scan through the PACK, Second Voltage Reference, Internal Temperature, four external temperature inputs, and two GPIO input signals. See Figure 61. For timing of internal operations relative to the command, see Figure 66 and Figure 67. For internal timing details, see Table 46.

For temperature measurements a switched bias voltage output (TEMPREG, pin 39) provides a reference to perform ratiometric measurements on the external temperature and GPIO inputs. TEMPREG is turned on in response to a Scan Temperatures command. The voltage at the TEMPREG output is a buffered version of the ADC reference voltage (see Figure 45). A dwell time of 2.5ms is provided to allow external circuits to settle after TEMPREG turns on, after which the ADC measures each external input in turn. TEMPREG turns off after temperature measurements are completed.

The ExTn and GPIO inputs, when used to monitor temperature, are designed for use with NTC type thermistor sense elements. These inputs can also be used as general purpose analog inputs. The NO\_TREG bit in the Device Setup register controls the operation of the TEMPREG output and the associated 2.5ms delay when using the Measure command to measure a temperature value. NO\_TREG has no effect when using the Scan Temperatures command. Setting the NO\_TREG bit to "1" disables the TEMPREG output and removes the 2.5ms delay from the Measure Temperature operation (see Measure (Address: C8H)).

A Temperature MUX test is performed as part of the Scan Temperatures operation. The results of this are compared against internally programmed limit values to verify correct operation of the multiplexers and ADC. The TMX bit in the Fault Status register is set if this test fails. The device then cycles through each measurement and saves the values to their respective registers. At the end of each scan, the device performs an EEPROM MISR check, compares the measured value of the internal temperature against Internal Temperature Warning and Internal Temperature Limit register values, and compares external input values against the External Temperature

Limit register value. Bits corresponding to these tests are set in the Fault Status and Over-Temperature Fault registers if any of these tests detects a fault.



Figure 61. Timing for Scan Temperature Command

Application of the external over temperature test is controlled by the setting of the over-temperature test bits [TSTE4:TSTE1 and TSTG2:TSTG1] in the Fault Setup register. If any of these bits are set to "0", the over-temperature test is bypassed for that input.

If a fault condition exists, the device sets the FAULT pin low.

The external temperature inputs are designed so that an open connection results in the input being pulled up to the full-scale input level. This function is provided by a switched  $10M\Omega$  pull-up resistor from each input to VCC. This feature is part of the fault detection system and detects open pins. The GPIO1 and GPIO2 pins are also pulled up to VCC using a  $10M\Omega$  resistor when selected as inputs.

The TMUX bit in the RAA489204 Device Setup 2 register controls whether the temperature registers contain the measured values of the temperature inputs or the results of the TMUX test at the end of the temperature scan.

When TMUX is 0, the measured values of the temperature inputs are placed in the Temperature registers at the end of the scan function. Setting TMUX to 1 effectively cancels the measurement part of the scan and stops the scan after the Temperature MUX Scan portion. In this way, the registers are left with the results of the Temperature MUX Scan.

When TMUX is set to 1, the expected test values in the registers at the end of a temperature scan are as listed in Table 22.

Table 22. Reported Values Following External Temperature Scan with TMUX Bit = 1

|                   |      |         | Value (mV) | Code      |
|-------------------|------|---------|------------|-----------|
| Register          | Page | Address | (Typical)  | (Typical) |
| Pack Voltage      | 1    | 6h'10   | 1924       | C504      |
| IC Temp           | 1    | 6h'20   | 2116       | D8AD      |
| xT1               | 1    | 6h'21   | 771        | 4EF3      |
| xT2               | 1    | 6h'22   | 963        | 629C      |
| xT3               | 1    | 6h'23   | 1155       | 7645      |
| xT4               | 1    | 6h'24   | 1347       | 89EE      |
| GPIO1             | 1    | 6h'27   | 386        | 2786      |
| GPIO2             | 1    | 6h'28   | 571        | 3A78      |
| Reference Voltage | 1    | 6h'30   | 193        | 13C3      |

**Note**: The various temperature limits are applied against the output register values, independent of the setting of the TMUX bit. This functionality may be used to verify operation of the various limits. It is up to you to disable the over-temperature fault detection before conducting a Scan with TMUX set to 1, if these limit tests are not desired.

## 8.3.1 Temperature Voltage Averaging

The RAA489204 has a temperature voltage averaging function applied to the ExT4:ExT1 inputs, allowing the system designer to request an averaged value from a number of samples. The averaging function is controlled by the TAV(2:0) bits in the Device Setup 2 register with the number of samples averaged determined by the setting of these bits (see Table 23).

| TAV2:TAV0 | Number of Samples Averaged |
|-----------|----------------------------|
| 000       | 1 (Default)                |
| 001       | 2                          |
| 010       | 4                          |
| 011       | 8                          |
| 100       | 16                         |
| 101       | 32                         |

Table 23. Temperature Voltage Averaging

# 8.4 Voltage and Temperature Data Format

The RAA489204 saves each cell and temperature voltage measurement as a 16-bit value. This means that the two LSBs are always zero for a single 14-bit ADC conversion. This provides the nominal 14-bit of ADC data plus an additional two bits for averaging.

# 8.5 Scan Mixed (Address: C3H)

The Scan Mixed command causes the addressed part (or all devices if the Address All address is used) to measure the external input (ExT1) in addition to measuring the cell voltages. The internal operation scans cells 1-7, then ExT1, and then cells 8-14 and the PACK voltage. For timing of internal operations relative to the command, see Figure 66 and Figure 67. For internal timing details, see Table 44.

There is no delay on the measurement of ExT1 in this mode. The Scan Mixed measurement mode is used for pack current measurement and provides minimum latency between the cell voltage and pack current measurements. The normal cell overvoltage and undervoltage compares, along with the VBAT and VSS open conditions are checked as part of the Scan Mixed operation. If any of these show a fault condition, the device sets bits in the Open Wire Fault and Fault Status registers. In addition, the ExT1 voltage is compared with the Temperature limits, unless the TSTE1 bit is set to 0. The device performs an EEPROM MISR check at the end of the scan activity and flags if faults occur.

Cell voltage, pack voltage, and ExT1 data, along with any fault conditions, are stored in <u>local memory ready</u> for reading by the system host microcontroller. If a fault condition exists, the device sets the <u>FAULT</u> pin low.

Totalizer settings and operation, along with Voltage and temperature Averaging operations, apply to Scan Mixed command.

# 8.6 Scan Wires (Address: C4H)

The Scan Wires command causes the addressed part (or all devices if the Address All address is used) to execute an open wire check on all the cell input (VCn) pins. This is part of the fault detection system. For timing of internal operations relative to the command, see Figure 66 and Figure 67. For internal timing details, see Table 47.



The Scan Wires command is conducted in two phases with timing controlled by the WSCN bit in the Fault Setup 1 register. The first phase tests the VC1 to VC14 inputs and completes in approximately 1.9ms (WSCN = 0) or 5.4ms (WSCN = 1). the second phase tests the VC0 connection and completes in approximately 1ms. Also, at the end of each scan, the device performs an EEPROM MISR check and flags if faults occur.

If a fault condition occurs, the device sets the FAULT pin low. No cell voltage data is sent in response to a Scan Wires command.

The wire scan function in the RAA489204 deliberately disturbs the cell voltages to analyze the input condition. There is a settling time associated with this action, during that time an error exists on the cell inputs. This settling time is a function of the time constant of filters attached to the cell input pins. Allow a duration of at least ten time constants before conducting cell voltage measurements.

Always perform a Scan Voltage, Scan Mixed, or Scan All command following a Scan Wires command before reading cell voltages.

Neither the Totalizer operation nor Averaging options apply to the Scan Wires operation.

# 8.7 Scan All (Address: C5H)

The Scan All command performs the Scan Voltages, Scan Wires, and Scan Temperatures commands and causes the addressed part (or all parts if the common address is used) to execute each of these three scan functions once, in sequence. For timing of internal operations relative to the command, see Figure 66 and Figure 67. For internal timing details, see Table 45.

The Scan All function starts with a normal Scan Voltages operation, that measures the cell inputs, PACK voltage, IC temperature, and  $V_{BAT}$  and VSS open connections. At the conclusion of the Scan Voltages operation, the Scan Wires function begins and, at the same time, the TEMPREG output is switched on. The Scan Wires command completes in approximately 2.79ms or 6.29ms depending on the setting of the WSCN bit, during which time the temperature inputs have settled. The Scan All function then completes with measuring the temperature signals and Second Voltage Reference per the normal Scan Temperatures command (see Figure 62 for example timing). Also, at the end of each scan, the device performs an EEPROM MISR check and flags if faults occur. If a fault condition occurs, the device sets the  $\overline{\text{FAULT}}$  pin low.

Totalizer settings and operation, along with Voltage and temperature "Averaging" operations, apply to Scan All command.



The Scan All command repeats in Scan Continuous Mode (See Table 24) For  $t_{OWON}$  timing, see  $t_{OWON}$ )

Figure 62. Timing for Scan All Command

# 8.8 Scan Continuous (Address: C6H)

Scan Continuous mode is used primarily for fault monitoring and incorporates the Scan All command operations.

The Scan Continuous command sets the SCAN bit in the Device Setup 1 register in the addressed device and performs repeated scans at a predetermined scan rate. Each device operates asynchronously on its own clock, and automatically executes Scan All operations at intervals determined by the SCN0-3 bits in the Fault Setup register, rather than in response to a Scan command from the microcontroller.

Due to the asynchronous nature of the Scan Continuous function, the cell and temperature (data) registers should not be read while the RAA489204 is operating in Scan Continuous mode. Stop scanning on all devices in the chain before reading data from a device. This can be done by sending the Scan Inhibit command using Address All. Restart Scan Continuous after reading data by sending the Scan Continuous command.

Table 24 shows the scan rate timing available. Figure 62 shows an example temperature scan with the RAA489204 operating in Scan Continuous mode with a scan interval of 512ms.

Changing the Scan Continuous timing interval can be done at any time, but the new value does not take effect immediately if the Scan Continuous operation is already in progress. Send a Scan Inhibit command to stop the scan, then send the Scan Continuous command to start the scan again. Or, change the timing interval value only when the continuous scan is inactive.

**Table 24. Scan Continuous Timing Interval** 

| Scan Interval [SCN3:0] | Scan Interval (ms) |
|------------------------|--------------------|
| 0000                   | 16                 |
| 0001                   | 32                 |
| 0010                   | 64                 |
| 0011                   | 128                |
| 0100                   | 256                |
| 0101                   | 512                |
| 0110                   | 1024               |
| 0111                   | 2048               |
| 1000                   | 4096 (Default)     |
| 1001                   | 8192               |
| 1010                   | 16384              |
| 1011                   | 32768              |
| 1100                   | 65536              |

Devices can be operated in Scan Continuous mode while in Normal mode or in Sleep mode. To operate the Scan Continuous function in Sleep mode, the host microcontroller simply configures the RAA489204, starts the Scan Continuous mode, and then sends the Sleep command. The RAA489204 wakes itself up each time a scan is required. At the conclusion of the scan, devices revert to the Sleep mode or remain in Normal mode, as applicable on completion of each scan.

The voltage and temperature readings of a Scan All command in Scan Continuous operation are not immediately returned to the Master. Instead, they are stored in local volatile memory and can be accessed at any time by the system host microcontroller. However, devices detecting a fault condition take immediate action.

If the device detects a fault condition in the Scan Continuous mode, a device operating in Normal mode immediately sets the FAULT pin low and sends a Fault Response to the Master device through the Daisy Chain. A device operating Scan Continuous in Sleep mode that detects a fault, first sends the wakeup command on both its upper and lower Daisy Chain ports in order to wake up other stack devices. The device then sets its FAULT pin active and sends the Fault Response.

The RAA489204 provides an option that pauses any cell balancing activity while measuring cell voltages. This is controlled by the BDDS bit in the Balance Setup register. If BDDS is set, then cell balancing is inhibited during cell voltage measurement and for 10ms before the cell voltages are scanned. Balancing is re-enabled at the end of the scan to allow balancing to continue. This function only applies when using the Scan Continuous function (with cell balancing enabled) or when using the Auto Balance function. This allows automatic operations when using the circuit arrangement shown in Figure 32. Using this circuit connection when measuring cell voltages with host initiated scans requires the host microcontroller to manually stop balancing functions before sending a Scan or Measure command.

# 8.9 Scan Inhibit (Address: C7H)

The Scan Inhibit command resets the SCAN bit and stops the Scan Continuous function. Sending this command to a device that is not in a Scan Continuous mode has no effect.

# 8.10 Measure (Address: C8H)

This command allows the measurement of a single cell voltage, PACK voltage, internal temperature, external temperature input, GPIO input, or the Second Reference Voltage. For timing of internal operations relative to the



command, see Figure 66 and Figure 67. The Measure command uses the "Length" portion of the communications header to define which signal is measured. See Table 25. The device matching the target address responds by conducting the single measurement and loading the result to local memory. The host microcontroller then reads from the target device to obtain the measurement result.

**Table 25. Measure Command Target Element Addresses** 

| Measure Command | Measure Element Address<br>(Length Portion of Communication<br>Header) | Description                  |
|-----------------|------------------------------------------------------------------------|------------------------------|
| 0C8             | 6'h00                                                                  | PACK Voltage                 |
|                 | 6'h01                                                                  | Cell 1 Voltage               |
|                 | 6'h02                                                                  | Cell 2 Voltage               |
|                 | 6'h03                                                                  | Cell 3 Voltage               |
|                 | 6'h04                                                                  | Cell 4 Voltage               |
|                 | 6'h05                                                                  | Cell 5 Voltage               |
|                 | 6'h06                                                                  | Cell 6 Voltage               |
|                 | 6'h07                                                                  | Cell 7 Voltage               |
|                 | 6'h08                                                                  | Cell 8 Voltage               |
|                 | 6'h09                                                                  | Cell 9 Voltage               |
|                 | 6'h0A                                                                  | Cell 10 Voltage              |
|                 | 6'h0B                                                                  | Cell 11 Voltage              |
|                 | 6'h0C                                                                  | Cell 12 Voltage              |
|                 | 6'h0D                                                                  | Cell 13 Voltage              |
|                 | 6'h0E                                                                  | Cell 14 Voltage              |
|                 | 6'h0F                                                                  | Reserved                     |
|                 | 6'h10                                                                  | Internal temperature reading |
|                 | 6'h11                                                                  | ExT1 reading                 |
|                 | 6'h12                                                                  | ExT2 reading                 |
|                 | 6'h13                                                                  | ExT3 reading                 |
|                 | 6'h14                                                                  | ExT4 reading                 |
|                 | 6'h15                                                                  | Reserved                     |
|                 | 6'h16                                                                  | Reserved                     |
|                 | 6'h17                                                                  | GPIO1 reading                |
|                 | 6'h18                                                                  | GPIO2 reading                |
|                 | 6'h19                                                                  | Reference voltage            |

# 8.11 Scan Cell MUX (Address: C9H)

This test is part of the fault diagnostics system. It tests the cell measurement input MUX and ensures that the cell inputs are correctly routed to the appropriate register. For timing of internal operations relative to the command, see Figure 66 and Figure 67. For internal timing details, see Table 48. Because of constraints of the time constant of external components relative to internal timing of the operation, this function requires a minimum series resistance, between the battery connection and the RAA489204 cell input, of  $120\Omega$  to operate correctly. The maximum differential capacitance across adjacent cell inputs is also limited to be less than 220nF ( $\pm 20\%$ ).

## 8.12 Balance Enable (Address: CAH)

When all of the other balance control bits are properly set, sending the Balance Enable command starts the balance operation by setting the BEN bit in the Balance Setup register. This command does not affect other balance settings; however, it can be a quick way to start a balance operation suspended before a voltage scan.

### 8.13 Balance Inhibit (Address: CBH)

The Balance Inhibit command stops the balance operation by clearing the BEN bit in the Balance Setup register. It affects no other balance setting, so it is a quick way to stop balancing before a cell voltage scan.

### 8.14 Roll Call (Address: D0H)

This command initializes the Daisy Chain stack devices. The Roll Call command may be sent at any time and is a required operation following initial power-up, after an SReset or HReset command, or after toggling the EN pin.

#### 8.14.1 Roll Call Operation

Roll Call begins with the host sending a 5-byte Roll Call command using any device address. Devices in the stack self-identify with the top device sending a 5-byte Roll Call response. The response replaces the device address in the command with the address of the top device (indicating the total number of devices in the stack) and increments the Frame count. A new CRC value reflects the changes in the first 3 bytes.

For example, the command/response for a stack of ten devices is:

Send: 80 D0 00 E2 E1 Receive: A8 D0 01 DD A7

Devices exit Roll Call mode immediately if any communications are received on the lower port (or SPI port in the case of the Master device).

The Roll Call command is valid when sent with any device address (including the Address All address). An invalid CRC negates the Roll Call command. Devices do nothing if an incorrect CRC is received.

Following the Roll Call process, the Top device is identified by the matching values of the Address and Stack Size fields in the COMMS Setup register.

#### 8.14.2 Roll Call Error Handling

During the Roll Call process, the Roll Call command is sent from the MCU and relayed to the Top device. If any devices get a CRC error, they do not complete the Roll Call process and effectively ignore the command. This means that a device that gets the correct information, and does not get a response from the device above, identifies itself as the Top device. The Master device responds with a NAK if there is a CRC error. This allows the host to know there was a problem.

During the Roll Call process, after relaying the Roll Call command from the MCU, all devices except the Master device send back eight clocks to the device below (Roll Call acknowledge). If a Mid stack or Master device receives fewer than eight clocks, this is an incorrect response and is ignored by the receiving device. In this case the receiving device would not get a correct response from above and would respond as if it were the Top device.

While relaying the response message from the Top device to the MCU, if there is a frame or CRC error condition, the message is passed to the host MCU as normal. It is then up to the host to resend the command or to take other action as appropriate.

If the wrong number of stack devices are reported at the end of the Roll Call command it is expected that the host microcontroller knows how many devices should be present. It is up to the host microcontroller to identify a problem in this event.

Another way to determine that Roll Call has completed successfully is to read a register or send an ACK to each device in the stack. A missing address would respond with an ACK response from the Top device, not the target device.



### 8.15 NAK (Address: D1H)

Devices send a NAK response when receiving a command that cannot be properly executed. Examples of commands that can be executed are commands that access non-existent register locations or commands that have an incorrect CRC value.

### 8.16 ACK (Address: D2H)

ACK is sent by the Top Daisy Chain device during normal communications or by any device in response to a register Write. ACK is normally used by the host as a "No Operation" command to check the integrity of the Daisy Chain communications. A stack device returns an ACK response when sent an ACK command. If there is a problem with Daisy Chain communications, the response is a NAK with information about where the problem occurred (device position within the stack).

### 8.17 COMMS Failure (Address: D3H)

COMMS Failure is part of the communications integrity checking. For all communications that require a response (see Table 26), each device in the stack waits for the response from the device above. If this response is not received within a timeout period, the device transmits the COMMS Failure response on its lower Daisy Chain port, or on the SPI port if the reporting device is the Master device. The COMMS Failure response typically indicates a break in the Daisy Chain or the failure of a component. See Communication Failure.

### 8.18 Sleep (Address: D4H)

The Sleep command puts the devices that receive the command into Sleep mode. For detailed operation about this command, see Sleep Mode.

## 8.19 Wakeup (Address: D5H)

The Wakeup command is sent by the host to wake up devices in the stack that are in the Sleep mode. Precede this command by the HReset\_Wakeup Precursor command. When it receives the Wakeup command, the Master sends the Wakeup signal on the Daisy Chain to all devices. Wakeup is a 4kHz signal.

For more information about the operation of the Wakeup command, see Wakeup.

## 8.20 SReset (Address: D6H)

The SReset command is a "Soft Reset" that is completely controlled through the Daisy Chain. SReset is a command issued by the host using Address All addressing. Each device, on receiving the command, resets all registers to the factory programmed configuration, stops all scan and balancing operations and waits for the packet timeout to expire, then resets itself. The SReset command does not power down circuits in the device as does the HReset command. See HReset (Address: DFH).

A Roll Call command is required following this command.

## 8.21 Calculate Register Checksum (Address: D7H)

This command calculates the checksum of the Page 2 registers and stores this internally. This covers all the control registers for the device. This command should be issued whenever a register is changed by the Host microcontroller.

## 8.22 Check Register Checksum (Address: D8H)

This command calculates the checksum of the Page 2 registers and compares it to the previously calculated and stored value. This command can be issued periodically to determine if a register has been changed without direct control by the host microcontroller.



## 8.23 Override Clear on Write (Address: DAH)

When a fault occurs in a register, a write of all 1s clears the bits. If, however, it is required to set a particular bit (except OV, UV, OT, OW, PAR, BUFF\_ERR), or to clear only some of the bits, the Override Clear on Write command tells the RAA489204 that the next Write operation should replace the register contents with the new data, instead of setting all the bits to zero.

## 8.24 HReset\_Wakeup Precursor (Address: DEH)

The HReset\_Wakeup Precursor command is required to be sent before either a Wakeup or HReset command. HReset\_Wakeup Precursor is sent to the Master device (Device Address 6'b00001) and causes the Master device to trap the next command and not pass this onto the Daisy Chain. Both Wakeup and HReset use special signaling which is generated by the Master device. The Master responds to the host with an ACK after receiving the HReset\_Wakeup Precursor command. If this command is sent to any device address other than the Master, the Master returns a NAK to the Host.

If the command following the HReset\_Wakeup Precursor is anything other than Wakeup or HReset, the Master responds NAK to the host and does not send anything on the Daisy Chain.

## 8.25 HReset (Address: DFH)

The HReset command is a hard reset. The command toggles the EN logic internally in each device in the Daisy Chain stack. The command itself propagates through the Daisy Chain, but the effect is the same as toggling the EN pin. The command is issued by the host using Address All and is preceded by the HReset\_Wakeup Precursor command. Using any address other than the Master returns a NAK.

When the Master receives the HReset command from the host, it sends the HReset signal on the Daisy Chain to all devices (HReset is a 32kHz signal.) Each device performs a hardware reset after receiving the signal.

A Roll Call command is required following this command.

## 9. Cell Balance Control

**Table 26. Command Feature Summary** 

|                                            | Device R    | Response    | Address All         | Increments                   | Increments                  |
|--------------------------------------------|-------------|-------------|---------------------|------------------------------|-----------------------------|
| Command                                    | Тор         | Target      | Compatible          | Measurement<br>Scan Counter? | Diagnostic Scan<br>Counter? |
| Read                                       | ACK         | Data        | No                  | No                           | No                          |
| Write                                      | ACK         | ACK         | No                  | No                           | No                          |
| NAK                                        | ACK         | ACK         | No                  | No                           | No                          |
| ACK                                        | ACK         | ACK         | No                  | No                           | No                          |
| Comms Failure<br>(Response, not a command) | NAK         | NAK         | N/A                 | No                           | No                          |
| Calculate Register Checksum                | ACK         | ACK         | Yes                 | No                           | No                          |
| Check Register Checksum                    | ACK         | ACK         | Yes                 | No                           | No                          |
| Balance Enable                             | ACK         | ACK         | Yes                 | No                           | No                          |
| Balance Inhibit                            | ACK         | ACK         | Yes                 | No                           | No                          |
| Roll Call                                  | Roll Call   | No Response | Yes                 | No                           | No                          |
| Override Clear on Write                    | ACK         | ACK         | Yes                 | No                           | No                          |
| HReset_Wakeup Precursor                    | ['          | 1]          | Master address only | No                           | No                          |
| Wakeup                                     | ACK         | [2]         | Address All Only    | No                           | No                          |
| Sleep                                      | ACK         |             | Address All Only    | No                           | No                          |
| HReset                                     | No Response |             | Address All Only    | No                           | No                          |
| SReset                                     | No Response | No Response | Yes                 | No                           | No                          |
| Scan Continuous                            | No Response | No Response | Yes                 | No                           | No                          |
| Scan Inhibit                               | No Response | No Response | Yes                 | No                           | No                          |
| Scan Voltages                              | No Response | No Response | Yes                 | Yes                          | No                          |
| Scan Mixed                                 | No Response | No Response | Yes                 | Yes                          | No                          |
| Scan Wires                                 | No Response | No Response | Yes                 | Yes                          | No                          |
| Scan All                                   | No Response | No Response | Yes                 | Yes                          | No                          |
| Scan Temperatures                          | No Response | No Response | Yes                 | Yes                          | Yes                         |
| Measure                                    | No Response | No Response | Yes                 | Yes                          | Yes                         |
| Scan Cell MUX                              | No Response | No Response | Yes                 | No                           | Yes                         |

The Master responds ACK if awake and has no response if asleep. The Master responds NAK and does not process a following Wakeup
or HReset if the device addresses have not been assigned by Roll Call. If any device address except the Master is used, there is no
response.

Table 27. Balance Setup Register Default Values

| 8    | 7   | 6    | 5   | 4    | 3    | 2    | 1    | 0    |
|------|-----|------|-----|------|------|------|------|------|
| IBAL | EOB | BDDS | BEN | BWT2 | BWT1 | BWT0 | BMD1 | BMD0 |
| 0    | 0   | 0    | 0   | 0    | 0    | 0    | 0    | 0    |

<sup>2.</sup> With Address All, there is no Target, so no Target Response, only a response from the TOP. If a target address is used, the response is NAK

The RAA489204 requires the following conditions set to properly balance:

- Set IBAL = 0 for External balancing. Set IBAL = 1 for Internal balancing.
- The BDDS bit setting of "1" indicates that balancing is turned off during the cell voltage scan in the Scan Continuous operation in any of the Balance modes.
- The BEN bit is set either directly, by using a register Write, or by using the Balance Enable command.
- The BMD[1:0] bits set the manual, timed, or auto balance mode of operation, see Table 27 and Table 28.

 BMD[1:0]
 Balance Mode

 00
 Off

 01
 Manual

 10
 Timed

 11
 Auto

**Table 28. Balance Mode Control Bits** 

- The balance wait time (see Table 27) sets the time between balance cycles in Timed and Auto Balance settings. Its use is primarily to provide thermal management of the balance FETs.
- Balance Wait Time = 2<sup>(n-1)</sup>; where n = BWT[2:0]<sub>10</sub>
- The Balance Status Registers (see Table 29) set the pattern of cells to be balanced. Manual balance and timed balance use only the Balance Status 1 Register to specify the cells to be balanced. In Auto Balance mode, the designer can specify which cells are balanced in each auto balance cycle by specifying up to 14 different patterns, one pattern in each of the 14-cell Balance registers. This can prevent adjacent cells from balancing and can help in the thermal management of the balance FETs.

Table 29. Balance Status Register

| 13        | 12        | 11        | 10    | 9         | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-----------|-----------|-----------|-------|-----------|------|------|------|------|------|------|------|------|------|
| BnC1<br>4 | BnC1<br>3 | BnC1<br>2 | BnC11 | BnC1<br>0 | BnC8 | BnC8 | BnC7 | BnC6 | BnC5 | BnC4 | BnC3 | BnC2 | BnC1 |
| 0         | 0         | 0         | 0     | 0         | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

n = 1 to 14 patterns.

Table 30. Watchdog/Balance Time Register

|   | 14   | 13   | 12   | 11   | 10   | 9    | 8    |
|---|------|------|------|------|------|------|------|
| Ī | BTM6 | BTM5 | BTM4 | ВТМ3 | BTM2 | BTM1 | ВТМ0 |
|   | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

 Set the balance time out (See Table 30). This sets the duration of the balance operation and is used only for the timed and auto balance options. The balance on time is programmable in 20s intervals from 20s (0000001) to 42.33min (1111111) using bits BTM[6:0].

In Auto Balance mode, this time along with the balance wait time determines the length of an auto balance cycle. The following conditions only apply to the Auto Balance mode.

 Set the Balance Value Registers. The auto balance operation uses these values to determine the amount of charge to be removed from each cell. In practice, these settings determine the number of auto balance cycles that a particular cell is balanced. See Cell Balance Registers.

#### 9.1 Manual Balance Mode

To manually control the cells to be balanced, the host sets the Balance Status 1 Register to indicate the specific cells to balance and then sets the BEN bit, typically by sending a balance enable command.

The selected cells then balance until the operation is stopped by the host (by sending a Balance Inhibit) or by a Watchdog Timer time out.

**CAUTION 1**: In Manual Balance mode, it is necessary to disable, then re-enable balancing when changing from one set of cells being balanced to another set. Balancing can be disabled before changing the Balance Status bits or after, but correct cell balance pin output requires this disable/enable sequence.

**CAUTION 2**: Manual balancing does not stop when the Sleep command is sent to the RAA489204. If the Sleep command is received while the device is manual balancing, the communications ports act as if the device is in sleep, but balancing continues. Therefore, while in Manual Balance mode, when the Sleep command has been sent, the host needs to send HReset\_Wakeup Precursor and Wakeup commands before any other communication to the device. An option is to send a Scan Continuous command before sending the Sleep command. In this case, if the scan continuous detects a fault condition, such as cell under voltage, balancing stops, a fault flag is set, and the device enters the Sleep mode.

During a Scan Continuous operation, setting the BDDS bit in the Balance Setup register forces the RAA489204 to turn off cell balancing 10ms before its cell voltage scan and resumes balancing when the cell scan completes. If BDDS is not set, then balance outputs remain on during cell scan measurements. This can result in false voltage detection errors. In the case of the standard battery connection configuration shown in Figure 33, set BDDS in Scan Continuous mode, because cell voltage readings are always zero when the balance output turns on, always resulting in an overvoltage or undervoltage condition.

If the watchdog timer times out while the device is manually balancing (whether or not the Sleep command has been sent), then balancing stops immediately and the device goes into Sleep mode.

The watchdog timer function protects the battery from excess discharge due to balancing in the event that communications is lost after manual balance has started.

#### 9.1.1 Manual Balance Example

#### 9.1.1.1 Activate Balancing on Cells 1, 5, 7, and 11

In this example, the Balance Setup and Balance Status Registers are set up to select the cells that are to be balanced. Then, the manual Balance Mode is set, along with the balance enable bit. It is not necessary to send a balance enable command.

1. Write the Balance Status 1 register:

Set bits 0, 4, 6 and 10 (for cells 1, 5, 7, and 11)

B1C14:1 = 0000 0100 0101 0001 (Note: See BnC14:BnC1 bits in Registers)

Table 31. Balance Status 1 Register Write Command

|          | 1+Device Addr+ R/W | Page + Address | Length + Frame | CRC    | Data                   | CRC      |
|----------|--------------------|----------------|----------------|--------|------------------------|----------|
| Generic  | 1 ddddd 10         | 1011 0000      | 00 0100 00     | 16'hcc | 0000 0100<br>0101 0001 | 32'hcccc |
| Device 1 | 86                 | В0             | 10             | 495A   | 0451                   | 9B1F     |

ddddd = Device Daisy Chain address

c = calculated CRC byte

2. Write the Balance Setup register:

Set Manual Balance mode and turn on balance.

EOB = X

BDDS = X

BEN = 1 (Balancing enabled)

BWT = XXX

BMD = 01 (Manual Balance mode)

Table 32. Balance Setup Register Write Command

|          | 1 + Device Addr + R/W | Page + Address | Length + Frame | CRC    | Data                   | CRC      |
|----------|-----------------------|----------------|----------------|--------|------------------------|----------|
| Generic  | 1 ddddd 10            | 1001 0000      | 00 0100 01     | 16'hcc | XXXX XXXX<br>XX1X XX01 | 32'hcccc |
| Device 1 | 86                    | 90             | 11             | 5F9D   | 0021                   | 294C     |

ddddd = Device Daisy Chain address

c = Calculated CRC byte

X = Do not care (typically write 0's)

The balance FETs attached to Cells 1, 5, 7, and 11 turn on.

Turn balancing off by resetting the BEN bit or by sending the Balance Inhibit command.

#### 9.2 Timed Balance Mode

To control a timed balance operation, the host sets the Balance Status Register 1 location to indicate the specific cells to balance, sets the Balance Timeout bits for the desired balance duration (see Table 33), and then sets the BEN bit, typically by sending a balance enable command.

The selected cells then balance until the timer expires or the operation is stopped by the host (by sending a Balance Inhibit or Sleep command) or by a watchdog time out.

The balance on time is programmable in 20s intervals from 20s to 42.5min.

**Table 33. Balance Timeout Settings** 

| BTM[6:0] | Minutes  |
|----------|----------|
| 0000000  | Disabled |
| 0000001  | 0.33     |
| 0000010  | 0.67     |
| 0000011  | 1.00     |
| -        | -        |
| 1111101  | 41.67    |
| 1111110  | 42.00    |
| 1111111  | 42.33    |

Sending the Balance Inhibit command stops the balancing functions and resets the timer values. Sending a new Balance Enable command resumes balancing, but with the full time initially set by the balance time bits.

When the balance timeout period is met, the End Of Balance (EOB) bit in the Device Setup register is set and BEN bit is reset.

The RAA489204 Sleep on balance termination function allows a device that is in Timed Balance mode to automatically enter Sleep mode when the balancing activity has completed. This function is activated by first enabling the Timed Balance function and then sending the Sleep command. Balancing continues in the Timed Balance mode following a Sleep command until the balance time ends. Then the device enters the Sleep mode. When the Sleep command has been sent, the host needs to send HReset\_Wakeup Precursor and Wakeup commands before any other communication to the device.

**CAUTION**: When the RAA489204 is performing a Timed Balance operation following a Sleep command, the device does not monitor fault conditions. So, before sending the Sleep command, the host should periodically wake the device (by sending the HReset\_Wakeup Precursor and Wakeup commands) and perform a Scan All operation or the host can send a Scan Continuous command before sending the Sleep command. The Scan Continuous operation then performs fault checking.

During a Scan Continuous operation, setting the BDDS bit in the Balance Setup register forces the RAA489204 to turn off cell balancing 10ms before its cell voltage scan and resumes balancing when the cell scan completes. If BDDS is not set, then balance outputs remain on during cell scan measurements. This can result in false voltage detection errors. In the case of the standard battery connection configuration shown in Figure 33, set BDDS in Scan Continuous mode, otherwise cell voltage readings are always zero when the balance output turns on, always resulting in an overvoltage or undervoltage condition.

If the watchdog timer times out when the device is timed balancing (whether or not the Sleep command has been sent), then balancing stops immediately and the device enters the Sleep mode.

The watchdog timer function protects the battery from excess discharge because of balancing if communication is lost after Timed Balance has started.

#### 9.2.1 Timed Balance Example

#### 9.2.1.1 Activate Balancing on Cells 2 and 8 for 1 Minute

In this example, the Balance Status 1 register is first set up to select the cells to be balanced. Then, the Balance Time is set. Finally, the Timed Balance mode is set, along with the Balance Enable bit. It is not necessary to send a Balance Enable Command when writing the registers in this sequence.

1. Write the Balance Status register:

Set Bits 1 and 7 (for cells 2 and 8)

B1C14:1 = 0000 0000 1000 0010 (Note: See BnC14:BnC1 in Registers)

Table 34. Balance Status 1 Register Write Command

|          | 1 + Device Addr +<br>R/W | Page + Address | Length + Frame | CRC    | Data                   | CRC    |
|----------|--------------------------|----------------|----------------|--------|------------------------|--------|
| Generic  | 1 ddddd 10               | 1011 0000      | 00 0100 00     | 16'hcc | 0000 0000<br>1000 0010 | 16'hcc |
| Device 1 | 86                       | В0             | 10             | 495A   | 0082                   | AC C5  |

ddddd = Device Daisy Chain address

2. Write to the Balance Setup register and the Watchdog/Balance Register. Because these are adjacent in the memory address, data can be sent in a single Write command:

Set Timed Balance mode, turn off balance, and load the timer.

EOB = X

BDDS = X

BEN = 0 (balancing disabled)

BWT = XXX

BMD = 10 (Timed Balance mode)

Load Timer value:

 $BTM6:1 = 000\ 0011.$ 



c = Calculated CRC byte

Table 35. Balance Setup Register Write Command

|          | 1 + Device Addr + R/W | Page + Address | Length + Frame | CRC    | Data                                          | CRC       |
|----------|-----------------------|----------------|----------------|--------|-----------------------------------------------|-----------|
| Generic  | 1 ddddd 10            | 1001 0000      | 00 1000 00     | 16'hcc | XXXX XXXX<br>XX0X XX10 X000 0011<br>wwww wwww | 32'hcccc  |
| Device 1 | 86                    | 90             | 20             | 79EF   | 0002<br>033F                                  | 5A23 0B8B |

ddddd = Device Daisy Chain address

c = Calculated CRC byte

wwww wwww = Watchdog timer setting (Default = 8'h3F)

X = don't care (typically write 0's)

#### 3. Start Balancing by sending the Balance Enable command:

**Table 36. Balance Enable Command** 

|          | 1 + Device Addr + R/W | Page + Address | Length + Frame | CRC    |
|----------|-----------------------|----------------|----------------|--------|
| Generic  | 1 ddddd 00            | 1100 1010      | 00 0000 00     | 16'hcc |
| Device 1 | 84                    | CA             | 00             | D299   |

ddddd = Device Daisy Chain address

c = Calculated CRC byte

The balance FETs attached to cells 2 and 8 turn on. The FETs turn off after 1 minute. Balancing can be stopped by resetting BEN or by sending the Balance Inhibit command.

#### 9.3 Auto Balance Mode

Auto Balance mode provides the ability to perform balancing autonomously and in an intelligent manner. The Auto Balance operation is based on removal of a specified amount of charge from each cell. The system designer determines the amount of charge to be removed from each cell, based on the calculated cell State of Charge (SOC) and the target SOC.

At the end of each auto balance scan, the cell voltages are checked to calculate the amount of charge removed and to determine if there is an overvoltage or undervoltage condition. Auto balancing proceeds independently from the Host until the programmed amount of charge has been removed from each cell or the balance operation is terminated by the Host. A voltage fault condition halts the auto balance operation.

The RAA489204 "Sleep on Balance Termination" function allows a device that is in Auto Balance mode to automatically enter Sleep mode when the balancing activity has completed. This function is activated by first enabling the Auto Balance function and then sending the Sleep command. During the Auto Balance operation, the Sleep on Balance Termination function also reduces power consumption by turning off the regulators and entering the Sleep mode during the balance wait time. When the Sleep command has been sent, the host needs to send "HReset\_Wakeup Precursor" and "Wakeup" commands before any other communication to the device. In Auto Balance mode the RAA489204 performs a scan operation at the end of each cycle. The scan operation detects fault conditions, so it is not necessary for the host to monitor faults in Auto Balance following transmission of a Sleep command.

If at any time the watchdog timer expires, the balance operation terminates, the WDTM bit is set, and the device enters Sleep mode.

Thermal issues are accommodated by the provision of the Balance Status registers and a balance wait time. Cells are balanced with periodic measurements being performed at a time interval determined by the sum of the Balance Timeout Value (this is the same register as for Timed Balance - see Table 33) and the Balance Wait time value (see Table 37).

**Table 37. Balance Wait Time Control Bits** 

| BWT[2:0] | Seconds |
|----------|---------|
| 000      | 0       |
| 001      | 1       |
| 010      | 2       |
| 011      | 4       |
| 100      | 8       |
| 101      | 16      |
| 110      | 32      |
| 111      | 64      |

These periodic measurements calculate the reduction in State of Charge (Delta SOC) for each cell with each balancing cycle and terminate balancing of a particular cell when the total change removal target has been reached.

In Auto Balance mode, the RAA489204 controls the cell balance outputs based on bits set in the Balance Status registers. The operation begins with the value set in Balance Status Register 1 controlling the balance outputs. For the second Auto Balance cycle, the operation uses the contents of Balance Status Register 2. The third auto balance cycle uses the contents of Balance Status Register 3, and so on until a Balance Status Register contains a value of zero. In this case, the operation wraps back to Balance Status Register 1 and the pattern repeats.

If Scan Continuous operation is also selected during Auto Balance, set the BDDS to have the RAA489204 turn off cell balancing 10ms before the cell voltage scan and resume balancing when the cell scan completes. If BDDS is not set, then balance outputs remain on during cell scan measurements. This can result in false voltage detection errors. In the case of the standard battery connection configuration shown in Figure 33, set BDDS in Auto Balance mode and Scan Continuous mode, because cell voltage readings are always zero when the balance output turns on, always resulting in an overvoltage or undervoltage condition.

The next step in setting up an Auto Balance operation is to program the Balance value for each cell. The balance value (delta SOC) is the difference between the present charge in a cell and the desired charge for that cell.

The method for calculating the state of charge for a cell is left to the system designer. Typically, determining the state of charge is dependent on the chosen cell type and manufacturer, on the cell voltage, charge and discharge rates, temperature, age of the cell, number of cycles and other factors. Tables for determining SOC are often available from the battery cell manufacturer.

When the amount of charge to be removed is known, all that is needed is the total resistance of the balancing circuit, which is normally the sum of the balance resistor value and the balancing FET on resistance,  $r_{DS(ON)}$ , and the time for which balancing is enabled for each cycle, the "Balance Time". These figures are then used to calculate a Balance Value, B, that is used by the RAA489204 to control the balancing process. The derivation of Balance Value is shown in the following.

Figure 63 shows a simple circuit with cell and balancing components.



Figure 63. Simplified Cell Balance Circuit

In Figure 63 cell voltage is given by V, balance circuit resistance by R and balance current by I. The relationship of these terms is then:

(EQ. 1) 
$$I = \frac{V}{R}$$

The total amount of charge, Q, removed during balancing for a period of t seconds is then given by:

(EQ. 2) 
$$Q = I \times t = \frac{V}{R} \times t$$

When using Auto Balance mode the RAA489204 balances using fixed Balance Time periods, such that a number of these periods are required to balance for the full time, t, given in Equation 2. Using T to represent Balance Time and n to represent number of periods, Equation 2 can be rewritten as Equation 3:

(EQ. 3) 
$$Q = \frac{V}{R} \times T \times n$$

In Equation 3, the values of Q, R, and T are known. Only V and n are unknown. Equation 3 can be rearranged in terms of the unknown values as follows:

(EQ. 4) 
$$V \times n = \frac{(Q \times R)}{T}$$

Equation 4 shows that applying balancing to a cell with voltage V for a total of n cycles completes balancing with the required amount of charge, Q, removed from the cell. The RAA489204 uses the expression V x n as the balance value and deducts the cell voltage V at the end of each balance time. In this manner, the RAA489204 applies n balancing cycles to the cell before completing the auto balance routine.

There is a slight modification required to Equation 4 when using this with the RAA489204. The RAA489204 uses the ADC conversion value of cell voltage, so we must scale the expression of Equation 4 accordingly. The scaling factor applied is 32768/5, so Equation 4 becomes Equation 5:

(EQ. 5) 
$$V(ADC) \times n = \frac{(Q \times R)}{T} \times \frac{32768}{5} - 1 = BalanceValue$$

The Balance Value is calculated for each cell to be balanced. The upper 16 bits are saved to the Balance Value registers.

The RAA489204 then balances each cell, subtracting the measured cell voltage from the balance value at the end of each balance time interval, completing at the end of the cycle in which the balance value is zero, see Figure 64 and 65 on Illustration of Auto Balance (Multiple Cells).





- Determine amount of excess capacity in CELLx than in CELLn
- Remove part of the excess capacity in each cycle
- Continue until the excess capacity is removed

Figure 64. Illustration of Auto Balance



- Each period capacity is removed from cells
- When all capacity removed from a cell, balance for that cell ends
- Balance continues on remaining cells until excess capacity is removed from all cells.

Figure 65. Illustration of Auto Balance (Multiple Cells)

The RAA489204 has fourteen 16-bit Balance Value registers, with one register provided for each cell.

At the end of each balance cycle on-time interval, the RAA489204 performs a Scan All operation to measure the voltage on each of the cells that were balanced during that interval. The measured values are then subtracted from the balance values for those cells. This process continues until the balance value for each cell is zero, at which time the auto balancing process is complete. When Auto Balancing completes, the End Of Balance (EOB) bit in the Device Setup register is set and the BEN bit is reset.

When all of the cell balance FET controls, the balance values and the timers are set up, balance is enabled sending a Balance Enable command.

Sending the Balance Inhibit command stops the balancing functions but maintains the current Balance Value register contents. Auto balancing continues from Balance Status Register 1 when balance is restarted.

#### 9.3.1 Auto Balance Value Calculation Example

This example is based on a cell State of Charge (SOC) of 9360 coulombs, a target SOC of 8890 coulombs, a balancing leg impedance of  $31\Omega$  ( $30\Omega$  resistor plus  $1\Omega$  FET on resistance) and a sampling time interval of 5 minutes (300 seconds).

The Balance Value is calculated using Equation 6.

(EQ. 6) 
$$B = \frac{8191}{5 \times 256} \times (9360 - 8890) \times \frac{31}{300} = 311 = 16'h137$$

The value 8191/5 is the scaling factor of the cell voltage measurement. The division by 256 compensates for the Balance Value register being the upper 16 bits of an internal 24-bit balance register.

The value of 16'h0137 is loaded to the required Cell Balance Register and the value 7'b0001111 (5 minutes) is loaded to the Balance Time bits in the Watchdog/Balance Time register.

In this example, the total coulomb difference to be balanced is: 470 coulomb (9360 - 8890). At  $3.3V/31\Omega * 300s = 31.9$  coulomb per cycle, it takes about 15 cycles for the balancing to terminate.



#### 9.3.2 Auto Balance Mode Cell Balancing Example

The following describes a simple setup to demonstrate the Auto Balance mode cell balancing function of the RAA489204. Note that this balancing setup is not related to the balance value calculation in Equation 6.

Auto balance cells using the following criteria:

- Balance time = 1 minute (see Table 33)
- Balance wait time (dead time between balancing cycles) = 8s
- Balancing disabled during cell measurements
- Balance values as shown in Table 38
- Use the Balance pattern shown in Table 39

Program the RAA489204 using the following three steps.

1. Write Balance Values plus Balance Status registers:

Because the Cell Balance Values and Balance Status values are in sequential memory addresses, data can be sent in a single Write command, starting with the Balance Value Registers. See Table 38.

Table 38. Cell Balance Values (Hex) for Each Cell

| Register                  | Cell Balanced | Balance Value |
|---------------------------|---------------|---------------|
| Balance Value Register 1  | Cell 1        | 16'h0040      |
| Balance Value Register 2  | Cell 2        | 16'h003E      |
| Balance Value Register 3  | Cell 3        | 16'h0000      |
| Balance Value Register 4  | Cell 4        | 16'h0029      |
| Balance Value Register 5  | Cell 5        | 16'h003E      |
| Balance Value Register 6  | Cell 6        | 16'h0000      |
| Balance Value Register 7  | Cell 7        | 16'h0029      |
| Balance Value Register 8  | Cell 8        | 16'h0137      |
| Balance Value Register 9  | Cell 9        | 16'h0000      |
| Balance Value Register 10 | Cell 10       | 16'h001E      |
| Balance Value Register 11 | Cell 11       | 16'h085       |
| Balance Value Register 12 | Cell 12       | 16'h000A      |
| Balance Value Register 13 | Cell 13       | 16'h0005      |
| Balance Value Register 14 | Cell 14       | 16'h009F      |

Table 39. Cell Balance Status (Hex) for Each Cell

| Register                                                           | Balance Status Value        | Cells Balanced  |
|--------------------------------------------------------------------|-----------------------------|-----------------|
| Balance Status Register 1 BnC14:BnC1; n = 1                        | 0001 0010 0100 1001<br>1249 | 13, 10, 7, 4, 1 |
| Balance Status Register 2 BnC14:BnC1; n = 2                        | 0010 0100 1001 0010<br>2492 | 14, 11, 8, 5, 2 |
| Balance Status Register 3 BnC14:BnC1; n = 3                        | 0000 1001 0010 0100<br>0924 | 12, 9, 6, 3     |
| Balance Status Register 4 BnC14:BnC1; n = 4                        | 0000 0000 0000 0000<br>0000 | None            |
| Balance Status Register 5<br>through<br>Balance Status Register 14 | N/A                         | N/A             |

Table 40. Balance Status Register Write Command

|          | 1 + Device Addr +<br>R/W | Page +<br>Address | Length +<br>Frame | CRC    | Data                                                                                              | CRC            |
|----------|--------------------------|-------------------|-------------------|--------|---------------------------------------------------------------------------------------------------|----------------|
| Generic  | 1 ddddd 10               | 1010 0000         | 10 1000 00        | 16'hcc | Data                                                                                              | 32'hcccc       |
| Device 1 | 86                       | A0                | A0                | ED F2  | 0040 003E 0000 0029 003E 0000<br>0029<br>0137 0000 001E 085 000A 0005 009F<br>1249 2492 0924 0000 | 4A A7<br>5E 97 |

ddddd = Device Daisy Chain address c = Calculated CRC byte

2. Write to the Balance Setup register and to the Watchdog/Balance Register. Because these are adjacent in the memory space, data can be sent to both in a single Write command:

Set Auto Balance mode, turn off balance, load timer.

EOB = X

**BDDS = 1 (Disable balance during voltage scan)** 

**BEN = 0 (Balancing disabled)** 

**BWT = 100 (8 seconds)** 

BMD = 11 (Auto Balance mode)

Load Timer value (1 minute):

BTM6:1 = 000 0011.

**Table 41. Balance Setup Register Write Command** 

|          | 1 + Device Addr +<br>R/W | Page + Address | Length + Frame | CRC    | Data                                          | CRC       |
|----------|--------------------------|----------------|----------------|--------|-----------------------------------------------|-----------|
| Generic  | 1 ddddd 10               | 1001 0000      | 00 1000 00     | 16'hcc | XXXX XXXX<br>X101 0011 0000 0011<br>wwww wwww | 32'hcccc  |
| Device 1 | 86                       | 90             | 20             | 79EF   | 0053 033F                                     | 305A 4EBC |

w = Watchdog Timer Setting bit (Default = 8'h3F) X = Don't care (typically write 0's)



3. Start Balancing by sending the Balance Enable command:

**Table 42. Balance Enable Command** 

|          | 1 + Device Addr + R/W | Page + Address | Length + Frame | CRC    |
|----------|-----------------------|----------------|----------------|--------|
| Generic  | 1 ddddd 10            | 1101 0000      | 000101 00      | 16'hcc |
| Device 1 | 86                    | D0             | 14             | 02 F4  |

ddddd = Device Daisy Chain address

cc = Calculated CRC (each c = 8 bits)

The balance FETs attached to Cells 2 and 8 turn on. The FETs turn off after 1 minute. Balancing can be stopped by resetting BEN or by sending the Balance Inhibit command.

## 10. Operational Timing

Three types of operations are initiated by a command.

- Read operations that begin with a command and end with a return of data in a (relatively) immediate response.
- Write operations that begin with a command, change a register value, and end with the return of an ACK in a (relatively) immediate response.
- Command operations that begin a Scan or other internal operation where there is no response.

Typically, the most critical of the timing analyses is executing measurements within the Daisy Chained devices. Because this is a type 3 operation, the complete operation for measuring and retrieving data consists of three separate parts listed as follows:

- A command to initiate a scan.
- The scan operation internal to each device.
- A command and response to retrieve the data.

At the end of the transmitted command (for the Master) or the received command (for the slaves) each device waits for the end of its packet reset timer. When this timer expires, the Scan operation begins. Each device then begins its scan at nearly the same time (with small differences due to synchronization with the internal clock of each device).

Scan operations occur entirely within the device and end with data being placed in a register. Internal operation times are dependent on the internal clock of each RAA489204 device.

Devices that receive a command initiating a Write or Read do not immediately respond at the end of their packet reset time out. Instead, their response to the Host begins after the device receives an ACK response from the Top device.

## 10.1 Command Timing

The time from the start of a command to the start of an internal operation is defined by the equation for T1 in Figure 67. The internal operation begins at the same time in each device.

In the case of a command that starts a scan or measurement, the host needs to wait until the command completes, by waiting for the command to reach the last device, plus a communications wait time (see Table 53) before sending another command.

### 10.1.1 Command Timing Diagrams



1. Even though the Daisy Chain is not used in stand-alone operation, the Internal Scan is delayed by 42 daisy clock cycles (which includes t'he Packet Reset). For the fastest response time, connect the COMMRATE1 and COMMRATE0 pins to V3P3 to set the daisy clock to 1MHz (1µs per clock).

$$t_{1}(ms) = t_{SPI} \times 16 + t_{LEAD} \times 3 + t_{LAG} \times 2 + t_{CS} \times 2 + 2\mu s \\ \textbf{SPI} \\ \textbf{(Byte mode)} \\ t_{1}(ms) = t_{SPI} \times 16 + t_{LEAD} + t_{DDLY} \times 2 + 2\mu s \\ \textbf{SPI} \\ \textbf{(Block mode)} \\ t_{2}(ms) = 42 \times t_{D} \\ \textbf{Time to Start of Scan} \\ \textbf{Start of Scan} \\ \textbf{SPI} \\ \textbf{(Block mode)} \\ \textbf{(Block mode)} \\ \textbf{SPI} \\ \textbf{(Block mode)} \\ \textbf{$$

Time to Start of Response

Figure 66. Command Timing (RAA489204 Stand-Alone Device)



- 1. Master adds N clocks to allow communication to the end of the chain.
- 2. For internal operation timing, see Table 49.

Figure 67. Command Timing (Daisy Chain)

## 10.2 Internal Operations

All measurement timing is derived from the RAA489204 internal oscillators. Measurements given as typical are those obtained with the oscillators operating at their nominal frequencies and with any synchronization timing also at nominal value. Maximum measurements are those obtained with the oscillators operating at their minimum frequencies and with the maximum time for any synchronization timing.

Measurement timing begins at the end of the Daisy Chain packet time out. For the Master, this is at the end of the Daisy Chain transmit. For the other devices, this is at the end of the Daisy Chain receive. See Figure 66 and Figure 67.

After receiving the Start Scan signal, the device initializes measurement circuits and performs the requested measurement(s). When the measurements are made, devices perform additional operations, such as checking for overvoltage conditions. The measurement command ends when registers are updated. At this time the registers can be read using a separate command. The processing times required to complete each measurement type are given in the Electrical Specifications table. More detailed timing breakdowns are provided in the following for each measurement type, with a summary in Table 49. The following timing information assumes no measurement averaging.

#### 10.2.1 Scan Voltage Internal Timing

Table 43 shows the timing for each operation of the Scan Voltage command internal to the RAA489204. These times are referenced from the start of the internal operation (shown in Figure 66 and Figure 67.)

**Note**: If fewer cells are connected (and are masked by setting the bits in the Cell Setup Register), then the cell is skipped and the operation completes in less time. If only the bits in the Cell Fault Mask Register, are set, the ADC operation is not skipped for missing cells.

| Operation                   | Sample Time after Start of Internal Operation (µs) |
|-----------------------------|----------------------------------------------------|
| Sample Cell 1               | 45                                                 |
| Sample Cell 2               | 67                                                 |
| Sample Cell 3               | 88                                                 |
| Sample Cell 4               | 109                                                |
| Sample Cell 5               | 130                                                |
| Sample Cell 6               | 152                                                |
| Sample Cell 7               | 173                                                |
| Sample Cell 8               | 194                                                |
| Sample Cell 9               | 215                                                |
| Sample Cell 10              | 237                                                |
| Sample Cell 11              | 258                                                |
| Sample Cell 12              | 279                                                |
| Sample Cell 13              | 300                                                |
| Sample Cell 14              | 322                                                |
| Sample VBAT                 | 343                                                |
| Sample Internal Temperature | 378                                                |
| Start VBATVSS Open Check    | 428                                                |
| End of Internal Operation   | 589                                                |

**Table 43. Scan Voltage Internal Timing** 

#### 10.2.2 Scan Mixed Internal Timing

Table 44 shows the timing for each operation of the Scan Mixed command internal to the RAA489204. These times are referenced from the start of the internal operation (as shown in Figure 66 and Figure 67) and assume all 14 cells are enabled. If fewer cells are connected (and are masked) the cell is skipped and the operation completes in less time (see note in Scan Voltage Internal Timing.)

**Table 44. Scan Mixed Internal Timing** 

| Operation                   | Sample Time after Start of Internal Operation (µs) |
|-----------------------------|----------------------------------------------------|
| Sample Cell 1               | 45                                                 |
| Sample Cell 2               | 67                                                 |
| Sample Cell 3               | 88                                                 |
| Sample Cell 4               | 109                                                |
| Sample Cell 5               | 130                                                |
| Sample Cell 6               | 152                                                |
| Sample Cell 7               | 173                                                |
| Sample ExT1                 | 194                                                |
| Sample Cell 8               | 229                                                |
| Sample Cell 9               | 251                                                |
| Sample Cell 10              | 272                                                |
| Sample Cell 11              | 293                                                |
| Sample Cell 12              | 314                                                |
| Sample Cell 13              | 336                                                |
| Sample Cell 14              | 357                                                |
| Sample VBAT                 | 378                                                |
| Sample Internal Temperature | 459                                                |
| Start VBATVSS Open Check    | 509                                                |
| End of Internal Operation   | 669                                                |

### 10.2.3 Scan All Internal Timing

Table 45 shows the timing for each operation of the Scan Voltage command internal to the RAA489204. These times are referenced from the start of the internal operation (as shown in Figure 66 and Figure 67) and assume all 14 cells are enabled. If fewer cells are connected (and are masked) the cell is skipped and the operation completes in less time (see note in Scan Voltage Internal Timing.).

**Table 45. Scan All Internal Timing** 

|                                           | Sample Time after Start of Internal Operation (µs) |          |  |  |
|-------------------------------------------|----------------------------------------------------|----------|--|--|
| Operation                                 | WSCN = 0                                           | WSCN = 1 |  |  |
| Scan Voltages                             |                                                    |          |  |  |
| Sample Cell 1                             | 45                                                 | 45       |  |  |
| Sample Cell 2                             | 67                                                 | 67       |  |  |
| Sample Cell 3                             | 88                                                 | 88       |  |  |
| Sample Cell 4                             | 109                                                | 109      |  |  |
| Sample Cell 5                             | 130                                                | 130      |  |  |
| Sample Cell 6                             | 152                                                | 152      |  |  |
| Sample Cell 7                             | 173                                                | 173      |  |  |
| Sample Cell 8                             | 194                                                | 194      |  |  |
| Sample Cell 9                             | 215                                                | 215      |  |  |
| Sample Cell 10                            | 237                                                | 237      |  |  |
| Sample Cell 11                            | 258                                                | 258      |  |  |
| Sample Cell 12                            | 279                                                | 279      |  |  |
| Sample Cell 13                            | 300                                                | 300      |  |  |
| Sample Cell 14                            | 322                                                | 322      |  |  |
| Sample VBAT                               | 343                                                | 343      |  |  |
| Open Wires Test                           |                                                    |          |  |  |
| Start of Voltage Samples                  | 423                                                | 423      |  |  |
| Start Open Wire Disrupt                   | 754                                                | 721      |  |  |
| End of Open Wire Current (1.5ms or 5.0ms) | 2254                                               | 5754     |  |  |
| Start of Voltage Samples                  | 2299                                               | 5799     |  |  |
| Start Open Wire Logic check               | 2597                                               | 6097     |  |  |
| Temperature Test                          |                                                    |          |  |  |
| Sample Internal Temperature MUXs          | 3691                                               | 7191     |  |  |
| Sample VBAT                               | 4094                                               | 7594     |  |  |
| Sample Second Reference                   | 4129                                               | 7629     |  |  |
| Sample Internal Temperature               | 4234                                               | 7734     |  |  |
| Sample ExT1                               | 4284                                               | 7784     |  |  |
| Sample ExT2                               | 4320                                               | 7820     |  |  |
| Sample ExT3                               | 4355                                               | 7855     |  |  |
| Sample ExT4                               | 4390                                               | 7890     |  |  |
| Sample GPIO1                              | 4425                                               | 7925     |  |  |
| Sample GPIO2                              | 4461                                               | 7961     |  |  |
| End of Internal Operation                 | 4496                                               | 7996     |  |  |

## 10.2.4 Scan Temperature Internal Timing

Table 46 shows the timing for each operation of the Scan Temperature command internal to the RAA489204. These times are referenced from the start of the internal operation (as shown in Figure 66 and Figure 67) and assume all sources are enabled. If some of the sources are masked the measurement is skipped and the operation completes in less time.

**Table 46. Scan Temperature Internal Timing** 

| Operation                 | Sample Time after Start of Internal Operation (µs) |
|---------------------------|----------------------------------------------------|
| Sample VBAT MUX           | 2514                                               |
| Sample BGREF MUX          | 2549                                               |
| Sample INT TEMP MUX       | 2654                                               |
| Sample ExT1 MUX           | 2705                                               |
| Sample ExT2 MUX           | 2740                                               |
| Sample ExT3 MUX           | 2775                                               |
| Sample ExT4 MUX           | 2810                                               |
| Sample GPIO1 MUX          | 2846                                               |
| Sample GPIO2 MUX          | 2881                                               |
| Sample VBAT               | 2916                                               |
| Sample 2nd Reference      | 2951                                               |
| Sample INT TEMP           | 3057                                               |
| Sample ExT1               | 3107                                               |
| Sample ExT2               | 3142                                               |
| Sample ExT3               | 3177                                               |
| Sample ExT4               | 3212                                               |
| Sample GPIO1              | 3248                                               |
| Sample GPIO2              | 3283                                               |
| End of Internal Operation | 3318                                               |

### 10.2.5 Scan Wires Internal Timing

Table 47 shows the timing for each operation of the Scan Voltage command internal to the RAA489204. These times are referenced from the start of the internal operation (as shown in Figure 66 and Figure 67) and assume all 14 cells are enabled. If fewer cells are connected (and are masked) the cell is skipped and the operation completes in less time. (see note in Scan Voltage Internal Timing.)

**Table 47. Scan Wires Internal Timing** 

| Operation                    | Sample Time after Start of Internal Operation (μs) |
|------------------------------|----------------------------------------------------|
| Sample Cell 1                | 45                                                 |
| Sample Cell 2                | 67                                                 |
| Sample Cell 3                | 88                                                 |
| Sample Cell 4                | 109                                                |
| Sample Cell 5                | 130                                                |
| Sample Cell 6                | 152                                                |
| Sample Cell 7                | 173                                                |
| Sample Cell 8                | 194                                                |
| Sample Cell 9                | 215                                                |
| Sample Cell 10               | 237                                                |
| Sample Cell 11               | 258                                                |
| Sample Cell 12               | 279                                                |
| Sample Cell 13               | 300                                                |
| Sample Cell 14               | 322                                                |
| Begin Open Wire test         | 343                                                |
| Start WSCN = 0 delay (1.5ms) | 420                                                |
| Sample Cell 1                | 1920                                               |
| Sample Cell 2                | 1941                                               |
| Sample Cell 3                | 1963                                               |
| Sample Cell 4                | 1984                                               |
| Sample Cell 5                | 2005                                               |
| Sample Cell 6                | 2026                                               |
| Sample Cell 7                | 2048                                               |
| Sample Cell 8                | 2069                                               |
| Sample Cell 9                | 2090                                               |
| Sample Cell 10               | 2111                                               |
| Sample Cell 11               | 2133                                               |
| Sample Cell 12               | 2154                                               |
| Sample Cell 13               | 2175                                               |
| Sample Cell 14               | 2196                                               |
| Start Open Wire Logic check  | 2218                                               |
| Sample VBAT                  | 3281                                               |

Table 47. Scan Wires Internal Timing (Cont.)

| Operation                 | Sample Time after Start of Internal Operation (µs) |
|---------------------------|----------------------------------------------------|
| Sample IntTemp            | 3316                                               |
| End of Internal Operation | 3367                                               |

# 10.2.6 Scan Cell MUX Internal Timing

Table 48 shows the timing for each operation of the Scan Cell MUX command internal to the RAA489204. These times are referenced from the start of the internal operation (as shown in Figure 66 and Figure 67.)

**Table 48. Scan Cell MUX Internal Timing** 

|    | Operation                                                            | Sample Time after Start of Internal Operation (µs) |
|----|----------------------------------------------------------------------|----------------------------------------------------|
| 1  | Setup                                                                | 13                                                 |
| 2  | Sample Cell 1                                                        | 45                                                 |
| 3  | Sample Cell 2                                                        | 67                                                 |
| 4  | Sample Cell 3                                                        | 88                                                 |
| 5  | Sample Cell 4                                                        | 109                                                |
| 6  | Sample Cell 5                                                        | 130                                                |
| 7  | Sample Cell 6                                                        | 152                                                |
| 8  | Sample Cell 7                                                        | 173                                                |
| 9  | Sample Cell 8                                                        | 194                                                |
| 10 | Sample Cell 9                                                        | 215                                                |
| 11 | Sample Cell 10                                                       | 237                                                |
| 12 | Sample Cell 11                                                       | 258                                                |
| 13 | Sample Cell 12                                                       | 279                                                |
| 14 | Sample Cell 13                                                       | 300                                                |
| 15 | Sample Cell 14                                                       | 322                                                |
| 16 | MUX Test Start                                                       | 343                                                |
| 17 | CMX1P2M = 0 Time starts                                              | 375                                                |
| 18 | Iteration completes                                                  | 875                                                |
| 19 | End of Internal Operation after repeating Items 2-18 eight (8) times | 6905                                               |

#### 10.2.7 Internal Timing Summary

Table 49 shows a summary of the internal timing for the various scan modes. This is the total time to complete each operation.

**Table 49. Internal Operation Timing (Summary)** 

| Number of Cells Connected | Scan Volts<br>Typ (µs) | Scan Temps<br>Typ (µs) | Scan Wires<br>Typ (µs) | Scan All<br>Typ (µs) <sup>[1]</sup> | Scan Mixed<br>Typ (µs) | Scan Cell<br>MUX<br>Typ (µs) |
|---------------------------|------------------------|------------------------|------------------------|-------------------------------------|------------------------|------------------------------|
| 14                        | 589                    | 3318                   | 3367                   | 4496                                | 669                    | 6905                         |
| 13                        | 567                    | 3318                   | 3324                   | 3369                                | 651                    | 6735                         |
| 12                        | 546                    | 3318                   | 3282                   | 3274                                | 603                    | 6565                         |
| 11                        | 525                    | 3318                   | 3239                   | 3984                                | 579                    | 6395                         |
| 10                        | 504                    | 3318                   | 3197                   | 3915                                | 584                    | 6225                         |
| 9                         | 482                    | 3318                   | 3154                   | 3822                                | 585                    | 6055                         |
| 8                         | 461                    | 3318                   | 3112                   | 3683                                | 582                    | 5885                         |
| 7                         | 440                    | 3318                   | 3069                   | 3589                                | 686                    | 5715                         |
| 6                         | 419                    | 3318                   | 3027                   | 3505                                | 614                    | 5545                         |
| 5                         | 397                    | 3318                   | 2984                   | 3411                                | 433                    | 5375                         |
| 4                         | 376                    | 3318                   | 2942                   | 3342                                | 411                    | 5205                         |

<sup>1.</sup> Scan All operation includes Scan Volts, Scan Temps, and Scan Wires. Alll scan operations include VBAT, Vint\_temp, VBAT/VSS Open, and EEPROM MISR checks.

### 10.2.8 Cell Voltage Measurement Averaging Time

By setting the CAV[2:0] bits, the RAA489204 can be set up to automatically average from 1 to 32 successive samples. After a scan of the cell voltages, there is a delay of  $50\mu$ s before another scan. The readings for each cell are averaged over the number of cycles selected. The difference between the Scan Volts value in Table 49 and the Scan Volts for one average cycle value in Table 50 is the time required for setup and finalization operations of the scan. The times shown in Table 50 are reflected in the GPIO2 output when bit G2MOD = 1; bit G2FUNC = 1; and bit G2F2 = 1. The time between GPIO2 High signals is the  $50\mu$ s wait plus  $48.5\mu$ s (typical) for overhead that is not part of the specific cell voltage measurement action.

Table 50. Scan Volts Timing - Averaging<sup>[1][2]</sup>

|                       | Fach Saar                                            | Number of Average Cycles      |                               |                               |                               |                                |                                |  |  |
|-----------------------|------------------------------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|--------------------------------|--------------------------------|--|--|
| Number<br>of<br>Cells | Each Scan<br>Voltage<br>Measurement<br>Time Typ (µs) | 1<br>CAV[2:0] = 0<br>Typ (μs) | 2<br>CAV[2:0] = 1<br>Typ (μs) | 4<br>CAV[2:0] = 2<br>Typ (μs) | 8<br>CAV[2:0] = 3<br>Typ (μs) | 16<br>CAV[2:0] = 4<br>Typ (μs) | 32<br>CAV[2:0] = 5<br>Typ (μs) |  |  |
| 14                    | 330                                                  | 330                           | 759                           | 1618                          | 3336                          | 6772                           | 13644                          |  |  |
| 13                    | 308                                                  | 308                           | 717                           | 1533                          | 3166                          | 6432                           | 12964                          |  |  |
| 12                    | 287                                                  | 287                           | 674                           | 1448                          | 2996                          | 6092                           | 12284                          |  |  |
| 11                    | 267                                                  | 267                           | 632                           | 1363                          | 2826                          | 5752                           | 11604                          |  |  |
| 10                    | 245                                                  | 245                           | 589                           | 1278                          | 2656                          | 5412                           | 10924                          |  |  |
| 9                     | 223                                                  | 223                           | 547                           | 1193                          | 2486                          | 5072                           | 10244                          |  |  |
| 8                     | 202                                                  | 202                           | 504                           | 1108                          | 2316                          | 4732                           | 9564                           |  |  |
| 7                     | 181                                                  | 181                           | 462                           | 1023                          | 2146                          | 4392                           | 8884                           |  |  |
| 6                     | 160                                                  | 160                           | 419                           | 938                           | 1976                          | 4052                           | 8204                           |  |  |
| 5                     | 138                                                  | 138                           | 377                           | 853                           | 1806                          | 3712                           | 7524                           |  |  |
| 4                     | 117                                                  | 117                           | 334                           | 768                           | 1636                          | 3372                           | 6844                           |  |  |

<sup>1.</sup> Scan Voltage Measurement time is includes the ADC measurement operation, it does not include additional setup and termination tasks.

### 10.3 Response Timing

For commands that have a response, the response begins in the Top device following the packet reset time out plus a time delay equal to 16 daisy clocks, plus 1.5µs.

If the target device is the Top device, it responds with ACK or Data, as defined by the command. If the target device is not the Top device, the Top device responds with an ACK. The response from the target device begins after it receives the ACK response from the Top device.

The response timing diagrams show the time from the end of an internal operation on the Top device to the host receiving the complete response message on the SPI port.

Responses are different for Master, Mid, and Top devices. The response timings are shown in Figure 68 through Figure 73.

<sup>2.</sup> The time between averaging cycles is 50µs.

### 10.3.1 Response Timing Diagrams



Byte Mode

$$t_1 = (t_{DRSTRT} + t_{LEAD} + (t_{SPI} \times 8) + t_{LAG} + t_{DRWAIT}) \times D$$

Block Mode

$$t_1 = t_{\texttt{DRSTRT}} + t_{\texttt{LEAD}} + (t_{\texttt{SPI}} \times 8) \times D + (t_{\texttt{BDLY}} \times 7) - (t_{\texttt{SPI}} / 2) - t_{\texttt{DRSTP}} + t_{\texttt{CSWAIT}}$$

 $t_{DRSTRT} = \overline{DATAREADY}$  Low to  $\overline{CS}$  Low

t<sub>LEAD</sub> = CS Low to first SPI Clock

t<sub>SPI</sub> = SPI clock period

 $t_{LAG}$  = Last SPI Clock to  $\overline{CS}$  High

 $t_{DRWAIT} = \overline{CS}$  High to  $\overline{DATAREADY}$  Low

t<sub>BDLY</sub> = Time between data bytes (block

mode)

 $t_{DRSTP} = \overline{DATAREADY}$  High to  $\overline{CS}$  High

 $t_{CSWAIT} = \overline{DATAREADY}$  High to  $\overline{CS}$  High

Figure 68. SPI Receive Timing



Figure 69. Response Timing (Master Device - Byte or Block Mode)



- 1. Top device adds (N -- 1) Daisy clocks to allow communications to the targeted Mid stack device.
- 2. Mid stack device adds (n -- 2) Daisy clocks to allow communications to the Master device.

Figure 70. Response Timing (Mid Stack Device - Byte Mode)

D = Number of bytes in the Mid stack device response



t<sub>1</sub> = (See "t1" in SPI Block Mode timing in Figure 68)

 $t_2 = t_D \times ((D+5) \times 8 + N - 2 + 17.5)$ 

t<sub>D</sub> = Daisy Chain clock period

N = Stack position of Top device

n = Stack position of Mid stack device

D = Number of bytes in the Mid stack device response

1. Top device adds (N - n - 1) daisy clocks to allow communications to the targeted Mid stack device.

2. Mid stack device adds (n - 2) daisy clocks to allow communications to the Master device.

Figure 71. Response Timing (Mid Stack Device - Block Mode)



ResponseTime =  $t_2 + t_3 + (t_4 - t_3) + t_5$ 

Note: t<sub>4</sub> is never less than t<sub>3</sub>. DATAREADY stays High waiting for

$$t_2 = t_D \times (40 + N - 1 + 3)$$

$$t_3 = t_D \times ((D-5) \times 8)$$

$$t_4 = (t_{SPI} \times 8 + t_{DRSTRT} + t_{LEAD} + t_{LAG} + t_{DRWAIT}) \times (D - 1)$$

$$t_5 = t_{SPI} \times 8 + t_{DRSTRT} + t_{LEAD} + t_{LAG}$$

 $t_D$  = Daisy Chain clock period

 $t_{DRSTRT} = \overline{DATAREADY}$  Low to  $\overline{CS}$  Low

t<sub>SPI</sub> = SPI Clock Period

 $t_{LAG}$  = Last SPI Clock to  $\overline{CS}$  High

 $t_{DRWAIT} = \overline{CS}$  High to  $\overline{DATAREADY}$  Low

N = Stack position of Top device

n = Stack position of Mid stack device

D = Number of bytes in the Mid stack device response

Figure 72. Response Timing (Top Device - Byte Mode)



Figure 73. Response Timing (Top Device - Block Mode)

#### 10.3.2 Response Timing Tables

Response timing depends on the number of devices in the stack, the position of the device in the stack, how many bytes are read back, and whether the transfer mode is Byte or Block mode. Table 51 and 52 show the command plus response times for the Master, Mid and Top devices for a specified number of Daisy Chain devices and read bytes. The values show the total time required to complete the entire Read operation. This is calculated using Equation 7:

(EQ. 7) 
$$(N \times T_{COMMAND}) + ((N-2) \times T_{MID}) + T_{TOP} + T_{MASTER}$$

where N = Number of devices in the stack.

In Table 51 and 52, daisy and SPI timing are assumed to be:

```
 \begin{array}{l} \text{SPI clock} = t_{\text{SCK}} = 2\text{MHz} \\ \hline \text{CS} \text{ Low to first SCLK rising edge} = t_{\text{LEAD}} = 100\text{ns} \\ \hline \text{CS} \text{ High to } \overline{\text{DATAREADY Low}} = t_{\text{DRWAIT}} = 500\text{ns} \\ \hline \text{Last SPI SCLK to } \overline{\text{DATAREADY High}} = t_{\text{DRSTP}} = 140\text{ns} \\ \hline \text{Block mode, SPI time between bytes} = t_{\text{BDLY}} = 0 \\ \hline \overline{\text{DATAREADY High to } \overline{\text{CS}} \text{ High}} = t_{\text{CSWAIT}} = 39\text{ns} \\ \hline \text{Last SCLK to } \overline{\text{CS}} \text{ rising edge} = t_{\text{LAG}} = 32\text{ns} \\ \hline \text{Daisy clock} = t_{\text{D}} = 1\text{MHz} \\ \hline \end{array}
```

For most settings and returned bytes, the Byte mode communication takes less time, but Block mode timing can offer a smaller overhead to software operations, especially if the microcontroller can use DMA type transfers from the SPI port directly to memory.

The values in the table are computed using a Microsoft Excel spreadsheet with the timing equations shown in Figure 73. The values in the table are nominal values. Variations in daisy and SPI clocks and in microcontroller/RAA489204 response times change the results.

Table 51. Read Register Command/Response Timing (SPI Byte Mode Transfer) in Microseconds

|                             | Number of Devices in Daisy Chain |     |      |      |      |      |       |  |
|-----------------------------|----------------------------------|-----|------|------|------|------|-------|--|
| Number of Bytes in Response | 1<br>(Stand-Alone)               | 2   | 3    | 5    | 8    | 15   | 30    |  |
| 5                           | 93                               | 275 | 459  | 843  | 1436 | 2972 | 6924  |  |
| 9                           | 112                              | 313 | 516  | 938  | 1589 | 3259 | 7498  |  |
| 13                          | 131                              | 358 | 587  | 1060 | 1788 | 3639 | 8264  |  |
| 15                          | 140                              | 384 | 628  | 1134 | 1910 | 3872 | 8737  |  |
| 17                          | 150                              | 409 | 670  | 1207 | 2031 | 4106 | 9211  |  |
| 19                          | 160                              | 435 | 711  | 1281 | 2153 | 4339 | 9685  |  |
| 21                          | 169                              | 460 | 753  | 1355 | 2275 | 4573 | 10158 |  |
| 23                          | 179                              | 486 | 794  | 1428 | 2396 | 4807 | 10632 |  |
| 25                          | 188                              | 512 | 836  | 1502 | 2518 | 5040 | 1185  |  |
| 27                          | 198                              | 537 | 878  | 1575 | 2639 | 5274 | 11579 |  |
| 29                          | 207                              | 563 | 919  | 1649 | 2761 | 5507 | 12052 |  |
| 31                          | 217                              | 588 | 961  | 1722 | 2882 | 5741 | 12526 |  |
| 33                          | 227                              | 614 | 1002 | 1796 | 3004 | 5974 | 13000 |  |
| 35                          | 236                              | 639 | 1044 | 1869 | 3126 | 6208 | 13473 |  |
| 37                          | 246                              | 665 | 1085 | 1943 | 3247 | 6441 | 13947 |  |
| 39                          | 255                              | 691 | 1127 | 2017 | 3369 | 6675 | 14420 |  |
| 41                          | 265                              | 716 | 1168 | 2090 | 3490 | 6909 | 14894 |  |
| 43                          | 274                              | 742 | 1210 | 2164 | 3612 | 7142 | 15367 |  |
| 45                          | 284                              | 767 | 1252 | 2237 | 3733 | 7376 | 15841 |  |
| 47                          | 293                              | 793 | 1293 | 2311 | 3855 | 7609 | 16315 |  |
| 49                          | 303                              | 818 | 1335 | 2384 | 3976 | 7843 | 16788 |  |
| 51                          | 313                              | 844 | 1376 | 2458 | 4098 | 8076 | 17262 |  |
| 53                          | 322                              | 870 | 1418 | 2532 | 4220 | 8310 | 17735 |  |
| 55                          | 332                              | 895 | 1459 | 2605 | 4341 | 8544 | 18209 |  |
| 57                          | 341                              | 921 | 1501 | 2679 | 4463 | 8777 | 18682 |  |
| 59                          | 351                              | 946 | 1543 | 2752 | 4584 | 9011 | 19156 |  |
| 61                          | 360                              | 972 | 1584 | 2826 | 4706 | 9244 | 19629 |  |
| 63                          | 370                              | 997 | 1626 | 2899 | 4827 | 9478 | 20103 |  |

Table 52. Read Register Command/Response Timing (SPI Block Mode Transfer) in Microseconds

| Number of Devices in Daisy Chain |                        |      |      |      |      |       |       |
|----------------------------------|------------------------|------|------|------|------|-------|-------|
| Number of Bytes in<br>Response   | 1<br>(Stand-<br>Alone) | 2    | 3    | 5    | 8    | 15    | 30    |
| 5                                | 89                     | 281  | 475  | 878  | 1502 | 3107  | 7208  |
| 9                                | 85                     | 345  | 587  | 1086 | 1854 | 3795  | 8616  |
| 13                               | 121                    | 409  | 699  | 1294 | 2206 | 4483  | 10024 |
| 15                               | 129                    | 441  | 755  | 1398 | 2382 | 4827  | 10728 |
| 17                               | 137                    | 473  | 811  | 1502 | 2558 | 5171  | 11432 |
| 19                               | 145                    | 505  | 867  | 1606 | 2734 | 5515  | 12136 |
| 21                               | 153                    | 537  | 923  | 1710 | 2910 | 5859  | 12840 |
| 23                               | 161                    | 569  | 979  | 1814 | 3086 | 6203  | 13544 |
| 25                               | 169                    | 601  | 1035 | 1918 | 3262 | 6547  | 14248 |
| 27                               | 177                    | 633  | 1091 | 2022 | 3438 | 6891  | 14952 |
| 29                               | 185                    | 665  | 1147 | 2126 | 3614 | 7235  | 15656 |
| 31                               | 193                    | 697  | 1203 | 2230 | 3790 | 7579  | 16360 |
| 33                               | 201                    | 729  | 1259 | 2334 | 3966 | 7923  | 17064 |
| 35                               | 209                    | 761  | 1315 | 2438 | 4142 | 8267  | 17768 |
| 37                               | 217                    | 793  | 1371 | 2542 | 4318 | 8611  | 18472 |
| 39                               | 225                    | 825  | 1427 | 2646 | 4494 | 8955  | 19176 |
| 41                               | 233                    | 857  | 1483 | 2750 | 4670 | 9299  | 19880 |
| 43                               | 241                    | 889  | 1539 | 2854 | 4846 | 9643  | 20584 |
| 45                               | 249                    | 921  | 1595 | 2958 | 5022 | 9987  | 21288 |
| 47                               | 257                    | 953  | 1651 | 3062 | 5198 | 10331 | 21992 |
| 49                               | 265                    | 985  | 1707 | 3166 | 5374 | 10675 | 22696 |
| 51                               | 273                    | 1017 | 1763 | 3270 | 5550 | 11019 | 23400 |
| 53                               | 281                    | 1049 | 1819 | 3374 | 5726 | 11363 | 24104 |
| 55                               | 289                    | 1081 | 1875 | 3478 | 5902 | 11707 | 24808 |
| 57                               | 297                    | 1113 | 1931 | 3582 | 6078 | 12051 | 25512 |
| 59                               | 305                    | 1145 | 1987 | 3686 | 6254 | 12395 | 26216 |
| 61                               | 313                    | 1177 | 2043 | 3790 | 6430 | 12739 | 26920 |
| 63                               | 321                    | 1209 | 2099 | 3894 | 6606 | 13083 | 27624 |

## 10.4 Sequential Daisy Chain Communications

When sending a sequence of commands to the Master device, the host must allow time after each response and before sending the next command for the Daisy Chain ports of all stack devices (other than the Master) to switch to Receive mode. This wait time is equal to eight Daisy Chain clock cycles and is imposed from the time of the last edge on the Master's input Daisy Chain port to the last edge of the first byte of the subsequent command on the SPI (see Figure 74).

The minimum recommended wait time, between the host receiving a response and sending the next command, is given in Equation 8. For definition of terms, see Figure 74. Also, see Table 53 and Figure 74.

(EQ. 8) 
$$t_{WAIT} = t_{CLR} - 2 \times ((8 \times t_{SPI}) + t_{LEAD} + t_{LAG}) + t_{DRSP} + t_{CS}$$



Figure 74. Minimum Wait Time Between Commands (Daisy Chain Response - Top Device)

Table 53. Minimum Recommended Communications Wait Time

|                          | Maximum Tim | Maximum Time For Daisy Chain Ports to Clear |     |     |  |  |  |
|--------------------------|-------------|---------------------------------------------|-----|-----|--|--|--|
| Daisy Chain Data Rate    | 1000        | 500                                         | 333 | kHz |  |  |  |
| Communications Wait Time | 18          | 72                                          | 144 | μs  |  |  |  |

## 10.5 Summary Timing Tables

The total time to initiate a scan, wait for the internal operation to complete, and to read back the responses is a sum of the times shown above in Command Timing, Internal Operations, and Response Timing. Tables that show example timing for Scan Voltage, Scan Mixed, and Scan All operations plus read back of data are shown in the following tables.

Table 54. Sample Transmit, Execute, Read Data for SCAN VOLTAGE Command<sup>[1]</sup>

| Number of Devices | Max<br>number of<br>cells | First Cell Sample<br>(Device 1) (µs) | Last Cell Sample<br>(Device N) (µs) | All Registers<br>Loaded (µs) | Time to read all<br>Cell Data (µs) | Total<br>Time<br>(ms) |
|-------------------|---------------------------|--------------------------------------|-------------------------------------|------------------------------|------------------------------------|-----------------------|
| 1                 | 14                        | 10                                   | 332                                 | 599                          | 274                                | 0.873                 |
| 2                 | 28                        | 50                                   | 391                                 | 658                          | 742                                | 1.400                 |
| 3                 | 42                        | 50                                   | 392                                 | 659                          | 1210                               | 1.869                 |
| 5                 | 70                        | 50                                   | 395                                 | 662                          | 2164                               | 2.826                 |
| 8                 | 112                       | 50                                   | 397                                 | 664                          | 3612                               | 4.276                 |



Table 54. Sample Transmit, Execute, Read Data for SCAN VOLTAGE Command<sup>[1]</sup>

| Number of Devices | Max<br>number of<br>cells | First Cell Sample<br>(Device 1) (µs) | Last Cell Sample<br>(Device N) (µs) | All Registers<br>Loaded (µs) | Time to read all<br>Cell Data (µs) | Total<br>Time<br>(ms) |
|-------------------|---------------------------|--------------------------------------|-------------------------------------|------------------------------|------------------------------------|-----------------------|
| 15                | 210                       | 50                                   | 404                                 | 671                          | 7142                               | 7.813                 |
| 30                | 420                       | 50                                   | 419                                 | 686                          | 15367                              | 16.054                |

<sup>1.</sup> Data Read Back includes VBAT, Internal IC Temp, and device status. 17 registers (34 data bytes) + 4 CRC + 5 header = 43 bytes

Table 55. Sample Transmit, Execute, Read Data for SCAN MIXED Command<sup>[1]</sup>

| Number of Devices | Max<br>number of<br>cells | First Cell Sample<br>(Device 1) (μs) | Last Cell Sample<br>(Device N) (μs) | All Registers<br>Loaded (µs) | Time to Read All<br>Cell Data (μs) | Total Time (ms) |
|-------------------|---------------------------|--------------------------------------|-------------------------------------|------------------------------|------------------------------------|-----------------|
| 1                 | 14                        | 10                                   | 367                                 | 679                          | 284                                | 0.963           |
| 2                 | 28                        | 50                                   | 426                                 | 739                          | 767                                | 1.506           |
| 3                 | 42                        | 50                                   | 427                                 | 740                          | 1252                               | 1.991           |
| 5                 | 70                        | 50                                   | 430                                 | 743                          | 2237                               | 2.980           |
| 8                 | 112                       | 50                                   | 432                                 | 745                          | 3733                               | 4.478           |
| 15                | 210                       | 50                                   | 439                                 | 752                          | 7376                               | 8.127           |
| 30                | 420                       | 50                                   | 454                                 | 767                          | 15841                              | 16.608          |

Data Read Back includes VBAT, Internal IC Temp, ExtTemp1, and device status.
 18 registers (36 data bytes) + 4 CRC + 5 header = 45 bytes

Table 56. Sample Transmit, Execute, Read Data for SCAN ALL Command<sup>[1]</sup>

| Number of<br>Devices | Max number of cells | First Cell Sample<br>(Device 1) (µs) | Last Cell Sample<br>(Device N) (µs) | All Registers<br>Loaded (µs) | Time to Read All<br>Cell Data (µs) | Total<br>Time (ms) |
|----------------------|---------------------|--------------------------------------|-------------------------------------|------------------------------|------------------------------------|--------------------|
| 1                    | 14                  | 10                                   | 332                                 | 4506                         | 370                                | 4.876              |
| 2                    | 28                  | 50                                   | 391                                 | 4565                         | 997                                | 5.563              |
| 3                    | 42                  | 50                                   | 392                                 | 4566                         | 1626                               | 6.192              |
| 5                    | 70                  | 50                                   | 395                                 | 4569                         | 2899                               | 7.469              |
| 8                    | 112                 | 50                                   | 397                                 | 4571                         | 4827                               | 9.399              |
| 15                   | 210                 | 50                                   | 404                                 | 4578                         | 9478                               | 14.056             |
| 30                   | 420                 | 50                                   | 419                                 | 4593                         | 20103                              | 24.696             |

<sup>1.</sup> Data Read Back includes Cells, VBAT, Internal IC Temp, all ExtTemp, all GPIO, 2nd Vref, Scan Count, and device status = 27 registers (54 data bytes) + 4 CRC + 5 header = 63 bytes

#### 11. Power Modes

The RAA489204 has three main power modes: Normal mode, Shutdown mode, and Sleep mode.

#### 11.1 Normal Mode

Normal mode consists of an Active state and a Standby state. In the Standby state, all systems are powered and the device is ready to perform an operation in response to commands from the host microcontroller. In the Active state, the device performs an operation, such as ADC conversion, open-wire detection, etc.

#### 11.2 Shutdown Mode

Drive the Enable pin LOW to place the part in Shutdown mode. When entering Shutdown mode, the internal bias for most of the IC is powered down except digital core and Sleep mode regulators.

Release the EN pin to resume operation. When exiting the Shutdown mode, the device powers up and reloads the factory programmed configuration data from EEPROM. A Roll Call is needed following an EN cycle.

The Hard Reset (HReset) function is related to the Shutdown mode. The HReset command sends a Daisy Chain signal to toggle the EN control logic internal to each RAA489204 device. This forces a reset in the same way as controlling the EN pin. The HReset command can be sent to the stack whether or not the stack is initialized.

### 11.3 Sleep Mode

The RAA489204 enters the Sleep mode in response to the following:

- Sleep command
- Watchdog timeout
- Completion of an Auto Balance operation when followed by a Sleep command
- Oscillator fault
- Internal Over-Temperature

Only the communications input circuits, low speed oscillator, and internal registers are active in Sleep mode, allowing the part to perform timed scan and balancing activity and to wake up in response to communications.

The Sleep command is sent to all devices at the same time, using the Address All stack address, so it can be sent to the stack whether or not the stack is initialized. The devices do not need to know their position in the stack to respond to the Sleep command.

After receiving a valid Sleep command, devices wait before entering the Sleep mode. This is to allow time for the Top stack device to respond with an ACK, or for all devices that do not recognize the command to respond NAK and for the host microcontroller to respond with another command. Receipt of any valid communications on Port 1 of the RAA489204 before the wait period expires cancels the Sleep command. Receipt of another Sleep command restarts the wait timers. Table 57 provides the maximum wait time for various Daisy Chain data rates.

Table 57. Maximum Wait Time for Devices Entering Sleep Mode Following the Sleep Command

|                          | Max  | kimum Wait Time To | Sleep | Unit |
|--------------------------|------|--------------------|-------|------|
| Daisy Chain Data Rate    | 1000 | 500                | 333   | kHz  |
| Time to Enter Sleep mode | 500  | 2000               | 4000  | μs   |



### 11.4 Wakeup

Device wake up responses:

- The device wakes up momentarily during a Scan Continuous scan cycle, if the device was set to Sleep mode with Scan Continuous mode active. The device wakes up, performs the scan, then goes back to sleep after the scan.
- The Master device wakes up in response to a Wakeup command from the host via the SPI port. This command
  forces the device to exit the Sleep Mode, send a Wakeup signal to the other devices in the chain, and resume
  normal operations.
- The device wakes up if it detects a fault condition while in Sleep mode with Scan Continuous mode active. This forces the device to exit the Sleep Mode, send a Wakeup signal on the Daisy Chain to devices above and below, and then resume normal operations. When all devices are awake, the device detecting the fault sends a Fault response to the Master. The Master then sets the DATAREADY pin low, notifying the host of a pending Fault Response. Fault Response is the same as the response to a Read Fault Status Register from the device detecting the fault.
  - A Master device wakes up if it detects a fault condition while in Sleep mode with Scan Continuous mode active. It then sends the Wakeup signal up the Daisy Chain. When all devices are awake, the Master sets the DATAREADY pin low indicating a pending Fault Response to the host.
- The device wakes up if it receives a Wakeup signal on the Daisy Chain, (This communication is normally a
  result of a fault condition on another device in the chain.) This condition forces the device to exit the Sleep
  Mode and resume normal operations.

Write the Wakeup command using the Address All stack address. The command is not recognized if sent with an individual device address and causes the Master device to respond with a NAK. The devices do not need to know their position in the stack to respond to the Sleep and Wakeup commands.

The Wakeup command from the host should be preceded by a HReset\_Wakeup Precursor command. This command puts the Master device into a special mode that traps the next command. If the next command is a Wakeup, the Wakeup signal is sent out on the Daisy Chain. Any other command, except an HReset command, forces a NAK back to the host.

The HReset\_Wakeup Precursor command can be sent to both a sleeping and an awake Master with the same effect. If the Wakeup is sent without the HReset\_Wakeup Precursor and the Master is already awake, then the Master does not send the wake up signal on the Daisy Chain. This may lead to communication errors resulting from some devices that remain in Sleep mode.

A sleeping Master receiving the Wakeup command (without first receiving the HReset\_Wakeup Precursor) can wake up and proceed to send the wakeup signal on the Daisy Chain when the full Wakeup command is received (and CRC verified). However, Renesas recommends to always precede the Wakeup command with the HReset Wakeup Precursor command.

Each device in the chain wakes up on receipt of the Wakeup signal and sends the signal onto the next device. Devices transmitting the Wakeup signal on Port 2 ignore any communications received on Port 1.

Daisy Chain devices registering a fault in Sleep mode (as might happen if a device is operating in Scan Continuous mode while also in Sleep mode) proceed to wakeup the other devices in the stack (for example, Mid devices send the Wakeup signal on both ports).

After receiving the Wakeup signal, the Top stack device waits before sending an ACK response on Port 1. This delay is to allow other stack devices to wakeup. The total wait time is dependent on the number of devices in the stack

The ACK response following the wakeup propagates to the Master device, that passes it on to the host microcontroller to complete the wake up sequence.

The total time required to wake up a complete stack of devices is dependent on the number of devices in the stack. The maximum wake up time is shown in Equation 9:



(EQ. 9) 
$$t_{WAKE} = WAKE + (t_{POR} + D_W) \times (N-1) + t_{POR} + ACK$$

where:

WAKE = Wake up command time (See Figure 66)

t<sub>POR</sub> = 12ms (see Electrical Specifications)

 $D_W$  = Daisy Wakeup signal (12 x 4kHz signal = ~3.0ms max)

N = Number of devices

ACK = ACK response time for the Top device in the Daisy Chain (see Figure 72 or Figure 73.)

Table 58 provides an example of the maximum times from the Wakeup command transmission to receipt of the ACK response (DATAREADY asserted Low) for stacks of 8 devices and 14 devices at various Daisy Chain data rates.

Table 58. Maximum Wakeup Times for Stacks of 8 Devices and 14 Devices (Wakeup Command to ACK Response)

|                       |       | Maximum Wakeup Times |       |     |  |  |  |  |  |  |  |
|-----------------------|-------|----------------------|-------|-----|--|--|--|--|--|--|--|
| Daisy Chain Data Rate | 1000  | 500                  | 333   | kHz |  |  |  |  |  |  |  |
| Stack of 8 Devices    | 113.6 | 113.7                | 113.8 | ms  |  |  |  |  |  |  |  |
| Stack of 14 Devices   | 200.6 | 200.7                | 200.8 | ms  |  |  |  |  |  |  |  |

There is no additional checking for communications faults while devices are waking up. A communications fault is indicated by the host microcontroller not receiving an ACK response within the expected time.

The normal host microcontroller response to receiving an ACK while the stack is in Sleep mode is to read the Fault Status register contents of each device in the stack to determine which device (or devices) has a fault.

# 11.5 Power Sequencing

The RAA489204 follows an initialization procedure following initial power on, following the toggling the EN pin, and after receiving an HReset or SReset command, see Figure 75. These operations reinitialize the device regulators, the Daisy Chain stack, and the device registers. Following these power sequencing operations, it is necessary to re-initialize the RAA489204 Daisy Chain using the Roll Call procedure. The diagram in Figure 75 also includes timing for a Sleep/Wake cycle. This does not require a new Roll Call sequence.





### Sleep/Wake



Figure 75. Power Sequencing

### 11.5.1 Fault Limit Settings

Various fault limit values are saved to the RAA489204 volatile registers by the host microcontroller following power up or a power cycling and following a software reset. The default values are shown in Table 59. The host microcontroller should reset the Checksum value (Send Calc Register Checksum command) after changing any of these limit values.

Table 59. RAA489204 Default Limit Settings

| Limit Value                       | Default Setting                                        |
|-----------------------------------|--------------------------------------------------------|
| Cell Overvoltage                  | 5V                                                     |
| Cell Undervoltage                 | 0V                                                     |
| External Over-Temperature         | 0                                                      |
| Internal Over-Temperature Warning | 239°C                                                  |
| Internal Over-Temperature Limit   | 139°C<br>(fixed at factory and not changeable by user) |

## 11.5.2 Configuration Settings

In addition to the limit settings for temperatures and cell voltages (see Table 59) the host may need to set up additional configuration registers on power-up. These registers, and their default values, are shown in Table 60. The host microcontroller should reset the Checksum value (Send Calc Register Checksum command) after changing any of these configuration values.

Table 60. RAA489204 Default Device Configuration Settings

| Configuration Value   | Default Setting | Default Conditions                                                   |
|-----------------------|-----------------|----------------------------------------------------------------------|
| Fault Setup Register  | TSTIT = 1       | Internal Temp Limit Enabled                                          |
|                       | TOT2:0 = 3      | Totalizer set to 8                                                   |
|                       | SCN3:0 = 8      | Scan Continuous Interval = 4.096 seconds                             |
| FAULT Pin Mask        | 0               | All faults enabled                                                   |
| GPIO1 Fault Mask      | 0               | All faults included in a GPIO1 Fault output                          |
| Cell Balance Setup    | BMD1:0 = 0      | Balance Mode = Off                                                   |
|                       | BWT2:0 = 0      | Balance Wait time = 0                                                |
|                       | BEN = 0         | Balance Enable = Not enabled                                         |
|                       | BDDS = 0        | Balancing is not turned off during Scan Continuous or Auto Balance   |
|                       | EOB = 0         | This is an indicator for end of balance (not set by user)            |
|                       | IBAL = 0        | External balance is enabled.                                         |
| Watchdog/Balance Time | 0x003F          | Balance time = 0 (not enabled)                                       |
|                       |                 | Watchdog timeout = 64 seconds                                        |
| Device Setup 1        | 0               | GPIO selected as Input                                               |
|                       |                 | GPIO1, GPIO2 selected as normal operation                            |
|                       |                 | Scan Continuous mode off                                             |
|                       |                 | Wire Scan current on time = 1.5ms                                    |
|                       |                 | Watchdog disable password entry = 0 (must be changed to disable WDT) |
|                       |                 | TEMPREG output enabled                                               |
|                       |                 | Open Wire current on time during Scan Cell MUX command = 0.5ms       |

| Configuration Value | Default Setting | Default Conditions                                                   |
|---------------------|-----------------|----------------------------------------------------------------------|
| Device Setup 2      | 0               | Cell Measurement Averaging is off                                    |
|                     |                 | Temperature Measurement Averaging is off                             |
|                     |                 | GPIO1, GPIO2 output values set to 0 (when GPIO set to output)        |
|                     |                 | GPIO2 output mode controlled by G2VAL (no special function)          |
|                     |                 | Daisy Chain upper port turned on                                     |
|                     |                 | TMUX control disabled                                                |
|                     |                 | ADC input NOT forced to limits                                       |
| Cell Fault Mask     | 0               | None of the cells have had fault conditions over-ridden.             |
|                     |                 | (Value might be changed for when fewer than 14 cells are connected.) |

# 12. Communication Faults

### 12.1 Communication Failure

All commands except the Scan commands, Measure, Sleep, Wakeup, and HReset require a response (see Table 26) from the stack Top device, that propagates back down the Daisy Chain. If any device in the stack fails to receive a response from the device above within a timeout period, then it indicates a communications fault to the device below (and ultimately to the Master) by sending a Fault Status Register Read response.

A communications fault can be caused by one of two circumstances: that the communications system has been compromised (for example a broken wire, faulty component, bad connection, or stuck condition) or that a device is in Sleep mode.

The Comms Failure timeout must reliably recognize that an expected response has not been received but must also allow sufficient time for higher devices in the stack to themselves detect the failure condition and send the Comms Failure response. The Comms Failure timing applied by each device depends on the stack location of that device. So each device calculates the required timeout based on its location in the stack.

The Comms Failure timeout value is counted from the end of the Packet Reset timeout. Table 61 gives calculated Comms Failure timeout values for a stack of up to 30 devices. The table shows the maximum time required to return the Communications Failure response to the host microcontroller (from the end of the packet reset delay on the target device). In the table, the stack location of each device is in relation to the Top device, so device [-1] is the device immediately below top, device [-2] is the device below device [-1], etc. In the case where the Stack has not completed Roll Call, devices all have stack address 0 (zero) and the maximum delay should be expected.

If the target device receives a Communications Failure response from the device above, then the target device relays the Communications Failure followed by the requested data (in the case of a Read) or simply relays the Communications Failure only (in the case of a command that either has no response or normally responds with an ACK).

If one or more stack devices are asleep, there is a Communication Failure response from the top awake device.

If there is a Communications Failure, the host microcontroller sends a Wakeup/HReset Precursor command followed by a Wakeup command. This should wake all devices in the stack. Any devices that went to sleep due to a Watchdog timeout would show a WDGF bit set in the Fault Status register when awake and responding to a command.

If the Wakeup command does not generate a response, this is a likely indication that the communications have been compromised. In this case, send an SReset followed by a Roll Call command to try to clear communications.

If commands repeatedly result in a Communications Failure response, the next steps are for the host microcontroller to send a Wakeup/HReset Precursor command followed by an HReset command, followed by a Roll Call command.

### RAA489204 Datasheet

If clock cycles are missing from the end of a communication such that the communication does not have sufficient length to be transmitted to the Top stack device, then some devices record a CRC error and respond NAK. This situation can happen if devices have incorrect address or stack size information. If there are insufficient clock cycles to allow complete transmission to the Master stack device, the host receives a short message, with CRC errors, and the Master device indicates a buffer under-run condition. Additional clock cycles, which extend the transmission beyond the length indicated in the length part of the communication header, are ignored.

**Table 61. Communication Failure Timeouts** 

| Stack Location | Maximum Time to Assertion of DATAREADY (Number Of Daisy Cycles) |
|----------------|-----------------------------------------------------------------|
| Тор            | 60                                                              |
| -1             | 70                                                              |
| -2             | 138                                                             |
| -3             | 167                                                             |
| -4             | 234                                                             |
| -5             | 284                                                             |
| -6             | 353                                                             |
| -7             | 430                                                             |
| -8             | 524                                                             |
| -9             | 639                                                             |
| -10            | 779                                                             |
| -11            | 950                                                             |
| -12            | 1160                                                            |
| -13            | 1415                                                            |
| -14            | 1729                                                            |
| -15            | 2110                                                            |
| -16            | 2577                                                            |
| -17            | 3148                                                            |
| -18            | 3846                                                            |
| -19            | 4699                                                            |
| -20            | 5742                                                            |
| -21            | 7015                                                            |
| -22            | 8572                                                            |
| -23            | 10475                                                           |
| -24            | 12801                                                           |
| -25            | 15644                                                           |
| -26            | 19119                                                           |
| -27            | 23366                                                           |
| -28            | 28557                                                           |
| -29            | 34901                                                           |

# 12.2 Measurement Scan Counter

Because there is no expected response from a Scan command, a Measurement Scan Counter is provided to allow confirmation of execution of the Scan command. The Measurement Scan Counter is a 6-bit counter, that increments each time a Scan command is completed. This allows the host microcontroller to compare the counter value before and after the Scan command was sent to verify that the operation executed. The counter wraps to zero when overflowed.

The RAA489204 does not perform a requested Scan function if a Scan function is already in progress. In this case, the Scan Counter does not increment.



Commands that increment the Measurement Scan Counter are Scan Voltage, Scan Temperature, Scan Mixed, Scan All, and Scan Wires.

## 12.3 Diagnostic Scan Counter

The Diagnostic Scan Counter allows confirmation of execution of diagnostic commands. The Diagnostic Scan Counter is a 6-bit counter, that increments each time a Diagnostic Scan command is completed. This allows the host microcontroller to compare the counter value before and after the command was sent to verify that the operation executed. The counter wraps to zero when overflowed.

Commands that increment the Diagnostic Scan Counter are the Measure command with addresses of 0x00 or 0x10 through 0x19, Scan Temperatures, and Scan Cell MUX.

The RAA489204 does not perform a requested Diagnostic Scan function if there is already a function in progress. In this case, the Scan Counter does not increment.

## 12.4 Daisy Chain Communications Conflicts

Conflicts in the Daisy Chain system can occur if both a stack device and the host microcontroller are transmitting at the same time, or if more than one stack device transmits at the same time. Conflicts caused by a stack device transmitting at the same time as the host microcontroller are recognized by the absence of the required response (for example, an ACK response to a Write command), or by the scan counter not being incremented in the case of Scan or Measure commands.

Conflicts that arise from more than one device transmitting simultaneously can occur if two or more devices detect faults at the same time. This can occur (for example) when the stack is operating in Scan Continuous mode and more than one device registers an undervoltage fault at the same time. Renesas recommends that the host microcontroller checks the Fault Status register contents of all devices whenever a Fault Response is received from one device.

# 12.5 Watchdog Function

A watchdog timer is part of the communications fault detection system. Each device must receive a valid communications sequence before its watchdog timeout period is exceeded.

A valid communications sequence requires an action or response from the device. This functionality guards against situations where a runaway host microcontroller continually sends unrecognized data. Address All commands, such as the Scan and Balance commands, provide a simple way to reset the watchdog timers on all devices with a single communication. Individually send single device communications (for example, an ACK) to each device to reset the watchdog timer in that device. A read of the Fault Status register of each device is also a good way to reset the watchdog timer on each device.

The watchdog timeout is settable in three ranges (see Table 62). The low range (7'b0000001 to 7'b011 1111) provides timeout settings in 1 second increments from 1 second to 63 seconds. The high range (7'b100 0010 to 7'b1111111) provides timeout settings in 8 minute intervals from 8 minutes to 1520 minutes. The Mid range has settings of 2 minutes and 4 minutes.

A zero setting (6'b000000) disables the watchdog function. A watchdog password function is provided to guard against accidental disabling of the watchdog function. Set Bits [11:6] of the Device Setup 1 register to 6'h3A (111010) to allow the watchdog to be set to zero.

When a device fails to receive valid communications within the required time, it sets the WDGF bit, asserts the FAULT output, ceases all scanning and balancing activity (including scan continuous operations), and enters Sleep mode (if not already in Sleep mode). **Note**: There is no automatic watchdog Fault Response sent on the Daisy Chain interface.



**Table 62. Watchdog Timeout Settings** 

| WDG[7:0]  | Timeout      | Units   |
|-----------|--------------|---------|
| 0000 0000 | Disabled     |         |
| 0000 0001 | 1            | seconds |
| 0000 0010 | 2            | seconds |
| -         | -            |         |
| 0011 1110 | 62           | seconds |
| 0011 1111 | 63 (Default) | seconds |
| 0100 0000 | 2            | minutes |
| 0100 0001 | 4            | minutes |
| 0100 0010 | 8            | minutes |
| 0100 0011 | 16           | minutes |
| 0100 0100 | 24           | minutes |
| -         | -            |         |
| 1111 1110 | 1512         | minutes |
| 1111 1111 | 1520         | minutes |

# 13. System Faults

## 13.1 Alarm Signals

Bits are set in the fault data registers for overvoltage, undervoltage, open-wire, and over-temperature conditions in response to a fault detection. Additionally, the bits from each of the fault data registers are ORed and reflected to bits in the Fault Status register (one bit per data register).

A fault is registered when any of the bits in the Fault Status register are asserted. Two fault response methods indicate the existence of a fault. First, immediately on detection of the fault, the device sets the FAULT output pin Low. The FAULT output remains Low until the host resets the bits of all fault data and status registers to zero. Next, if the device is in Scan Continuous mode, the device provides a Fault Response on the Daisy Chain link.

The Daisy Chain Fault Response, a normal 9-byte Fault Status register read response, is immediate if the device is in Scan Continuous mode and there is no other communication activity on the device ports. If the device is not in Scan Continuous mode, the host must specifically read the Fault Response. But, the Fault Response consists of the Fault Status Register value returned as part of a normal page 1 multiple register read, so the operation requires no extra overhead. (**Note**: The Fault Response is not returned with a single register read operation or multiple register read from another page.)

In Scan Continuous mode, the Fault Response is only sent for the first fault occurrence. Subsequent faults do not activate the Fault Response until after the Fault Status register has been cleared.

A device running the Scan Continuous mode detects an overvoltage or undervoltage condition following an unbroken sequence of fault conditions equal to the Totalizer value or an immediate detection of an open VBAT or

open VSS. The time required to determine this alarm condition is dependent on the chosen Scan Continuous Scan interval and the Totalizer count. The time required to detect the alarm condition is shown in Table 63.

**Table 63. Alarm Detection Time** 

|                  |                  |          | Overvoltage, Undervoltage, Open V <sub>DD</sub> , Open V <sub>SS</sub> Detection Time (ms) |          |          |           |           |           |            |  |  |  |  |  |
|------------------|------------------|----------|--------------------------------------------------------------------------------------------|----------|----------|-----------|-----------|-----------|------------|--|--|--|--|--|
| Scan             | Scan             |          | Totalizer Count – [TOT2:TOT0] Value                                                        |          |          |           |           |           |            |  |  |  |  |  |
| Interval<br>Code | Interval<br>(ms) | 1<br>000 | 2<br>001                                                                                   | 4<br>010 | 8<br>011 | 16<br>100 | 32<br>101 | 64<br>110 | 128<br>111 |  |  |  |  |  |
| 0000             | 16               | 16       | 32                                                                                         | 64       | 128      | 256       | 512       | 1024      | 2048       |  |  |  |  |  |
| 0001             | 32               | 32       | 64                                                                                         | 128      | 256      | 512       | 1024      | 2048      | 4096       |  |  |  |  |  |
| 0010             | 64               | 64       | 128                                                                                        | 256      | 512      | 1024      | 2048      | 4096      | 8192       |  |  |  |  |  |
| 0011             | 128              | 128      | 256                                                                                        | 512      | 1024     | 2048      | 4096      | 8192      | 16384      |  |  |  |  |  |
| 0100             | 256              | 256      | 512                                                                                        | 1024     | 2048     | 4096      | 8192      | 16384     | 32768      |  |  |  |  |  |
| 0101             | 512              | 512      | 1024                                                                                       | 2048     | 4096     | 8192      | 16384     | 32768     | 65536      |  |  |  |  |  |
| 0110             | 1024             | 1024     | 2048                                                                                       | 4096     | 8192     | 16384     | 32768     | 65536     | 131072     |  |  |  |  |  |
| 0111             | 2048             | 2048     | 4096                                                                                       | 8192     | 16384    | 32768     | 65536     | 131072    | 262144     |  |  |  |  |  |
| 1000             | 4096             | 4096     | 8192                                                                                       | 16384    | 32768    | 65536     | 131072    | 262144    | 524288     |  |  |  |  |  |
| 1001             | 8192             | 8192     | 16384                                                                                      | 32768    | 65536    | 131072    | 262144    | 524288    | 1048576    |  |  |  |  |  |
| 1010             | 16384            | 16384    | 32768                                                                                      | 65536    | 131072   | 262144    | 524288    | 1048576   | 2097152    |  |  |  |  |  |
| 1011             | 32768            | 32768    | 65536                                                                                      | 131072   | 262144   | 524288    | 1048576   | 2097152   | 4194304    |  |  |  |  |  |
| 1100             | 65536            | 65536    | 131072                                                                                     | 262144   | 524288   | 1048576   | 2097152   | 4194304   | 8388608    |  |  |  |  |  |

If a device is in Sleep mode running a Scan Continuous operation and detects an alarm condition, the device sends a Wakeup command both up and down the Daisy Chain, then sends the Fault Response following the Wakeup ACK response. The Master device asserts its FAULT output and sends a normal Fault Response when woken by communications on the upper port.

If a fault occurs while the device ports are active, then the device waits until communications activity ceases before sending the Fault Response. The host microcontroller has the option to wait for this response before sending the next message. Alternately, the host microcontroller can send the next message immediately (after allowing the Daisy Chain ports to clear – see Sequential Daisy Chain Communications). If the host does not wait a sufficient time for all error responses, then any conflicts resulting from additional transmissions from the stack are recognized by the lack of response from the stack.

Table 64 provides the maximum time from DATAREADY going Low for the last byte of the normal response to DATAREADY going Low for the first byte of the Fault Response in the case where a Fault Response is held up by active communications.

Table 64. Maximum Time Between DATAREADY Signals - Delayed Fault Response

|                       | Maximum | Maximum Time Between DATAREADY Assertions |     |      |     |  |  |  |
|-----------------------|---------|-------------------------------------------|-----|------|-----|--|--|--|
| Daisy Chain Data Rate | 500     | 250                                       | 125 | 62.5 | kHz |  |  |  |
| Fault Response        | 68      | 136                                       | 272 | 544  | μs  |  |  |  |

# 13.2 Memory Checksum

Two checksum operations are available, one for the EEPROM and one for the Page 2 registers.

Two values are provided to verify the contents of EEPROM memory. One 24-bit value contains the correct checksum value, which is calculated during factory testing at Renesas (Page 4, 6'h1C and the upper byte of 6'h1E.) The other 24-bit value contains the checksum (Page 4 6'h1D and the lower byte of 6'h1E) calculated each time the nonvolatile memory is loaded to shadow registers, either after a power cycle, following a Soft Reset (SReset command), or after a Hard Reset (HReset command or toggle EN). An inequality between these two numbers indicates corruption of the shadow register contents (and possible corruption of EEPROM data). The two registers are automatically compared during each Scan operation, with a difference flagged as a PAR fault, or the external microcontroller can compare the two registers. Resetting the device (using the SReset or HReset commands) reloads the shadow registers. A persistent difference between these two register values indicates EEPROM corruption.

All Page 2 registers (device configuration registers) are subject to a checksum calculation. A Calculate Register Checksum command calculates the Page 2 checksum and saves the value internally (it is not accessible). The Calculate Register Checksum command can be run any time, but should be sent whenever a Page 2 register is changed.

A Check Register Checksum command recalculates the Page 2 checksum and compares it to the <u>internal</u> value. The occurrence of a Page 2 checksum error sets the PAR bit in the Fault Status register, sets the FAULT pin low and causes the device to cease any scanning or cell balancing activity. If the device is in Scan Continuous mode, the device also sends a Fault Response. The normal host response to a PAR error is for the host microcontroller to rewrite the Page 2 register contents.

### 13.3 Fault Diagnostics

The RAA489204 incorporates extensive fault diagnostics functions, summarized in the following tables. The tables show various fault detection mechanisms. Some of these mechanisms are automatically run with no host intervention. Some require only a command from the host to perform the fault check. Others require the host to perform multiple operations and process data to determine a fault. These different fault mechanisms are indicated by columns marked Auto, CMD, and MCU.

The Auto column indicates whether the device automatically scans a particular fault condition. No action is required by the host microcontroller to detect these fault conditions.

The CMD column requires the host microcontroller to send a command to the RAA489204 devices. The command initiates an internal fault check and responds as defined in the table if there is an error.

The MCU column indicates that the fault condition is determined by the host microcontroller performing multiple operations, likely including commands and analysis of the response or register contents.

The Auto, CMD, and MCU columns show either an 'X' or 'O'. An 'X' indicates that this is the primary mechanism for detecting a fault. An 'O' indicates that this is a secondary mechanism.

For most faults, a flag is set and the device takes additional actions. When in Scan Continuous mode, the device automatically sends an unprompted Fault Response when an internal fault is detected. In other fault cases, the RAA489204 sends other types of responses back to the host. These fault responses are summarized in Table 65 and included in Table 66, Table 67, and Table 68.



Table 65. RAA489204 Failure Response Summary

|                                                       |          |              | RAA4892               | 04 Stops:          | RAA489204            |                   |
|-------------------------------------------------------|----------|--------------|-----------------------|--------------------|----------------------|-------------------|
| Fault                                                 | Flag Set | FAULT<br>Pin | Balance<br>Operations | Scan<br>Operations | Enters<br>Sleep Mode | Comms<br>Response |
| Open Wire                                             | Х        | Х            |                       |                    |                      | [1]               |
| Cell MUX fault                                        | Х        | Х            |                       |                    |                      | [1]               |
| TMUX fault                                            | Х        | Х            |                       |                    |                      | [1]               |
| External Over Temperature                             | Х        | Х            |                       |                    |                      | [1]               |
| REG/REF fault                                         | Х        | Х            |                       |                    |                      | [1]               |
| EEPROM MISR                                           | Х        | Х            |                       |                    |                      | [1]               |
| P1PAR error                                           | Х        | Х            |                       |                    |                      | [1]               |
| OV/UV fault detected (after reaching totalizer limit) | Х        | Х            | [2]                   |                    |                      | [1]               |
| Internal Over Temperature                             | Х        | Х            | [2]                   | Х                  |                      | [1]               |
| Watchdog Time out                                     | Х        | Х            | Х                     | Х                  | Х                    | None              |
| Oscillator fault                                      | Х        | Х            | Х                     | Х                  | Х                    | [1]               |
| Communication FIFO fault                              | Х        | Х            |                       |                    |                      | None              |
| Communication CRC fault                               |          |              |                       |                    |                      | NAK               |
| Communication Time Out                                |          |              |                       |                    |                      | Comms Failure     |

<sup>1.</sup> Balance operations does not automatically stop in response to a fault condition unless the device is performing an Autobalance operation or performing any balance operation in conjunction with a Scan Continuous condition.

<sup>2.</sup> If the Scan Continuous operation is active, the device sends to the host an unprompted Fault Response (Fault Status Register read response). If the Scan Continuous operation is inactive, the Fault Response is the first register read in a Page 1 multiple register Read operation.

Table 66. Analog/Mixed Signal Circuits Fault Monitoring

| Block                            | Description                                      | Auto | CMD | MCU | Fault<br>Flags                           | Test Mechanism                                                                                                                                                                | Device Response to a Fault                                                                                                                                                                          |
|----------------------------------|--------------------------------------------------|------|-----|-----|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Open-Wire<br>Circuits            | Check Open<br>connections to Cell<br>pins        |      | X   | 0   | OW,<br>OW14-<br>OW0                      | Checked by sending the Open wire or Scan All commands.                                                                                                                        | Set FAULT pin low. Fault<br>Response sent during<br>Scan continuous.<br>Otherwise, Fault Response<br>prepended to next Read.                                                                        |
|                                  |                                                  |      |     | X   |                                          | MCU Sends Scan Voltage or Scan All commands and records results. MCU compares these to results of Scan Wires to validate diagnostic.                                          |                                                                                                                                                                                                     |
|                                  | Cell1 Negative<br>Reading                        |      |     | X   |                                          | MCU Reads the Cell1 voltage. A negative reading is an error and indicates that both VSS and VC0 may be open.                                                                  |                                                                                                                                                                                                     |
|                                  | Check Open connections to temperature pins       |      | X   |     | OWT1,<br>OWT2,<br>OWT3,<br>OWT4          | Automatically checked during Temp Scan.                                                                                                                                       | Set FAULT pin low. Fault<br>Response sent during<br>Scan continuous.<br>Otherwise, Fault Response<br>prepended to next Read.                                                                        |
|                                  | Check Open<br>connections to<br>VBAT, VSS pins   |      | X   |     | OVBAT<br>OVSS                            | Scan Voltages command checks violation and sets fault indication.                                                                                                             | Set FAULT pin low. Fault<br>Response sent during<br>Scan continuous.<br>Otherwise, Fault Response<br>prepended to next Read.                                                                        |
| ADC                              | ADC data path                                    |      |     | Х   |                                          | MCU sets FFSP or FFSN flags to check that the ADC returns Max or Min values for cell voltages.                                                                                | Host detects error by checking results                                                                                                                                                              |
|                                  | Maximum Allowable<br>Range Limits                |      |     | X   |                                          | MCU checks relevant measurement data against applicable limits to prevent overlap with any diagnostic ranges (for example, FFSP, FFSN, or non overlapping ExTn input ranges). |                                                                                                                                                                                                     |
| Cell/Pack<br>Voltage<br>Readings | Cell under/over voltage threshold                |      | X   | 0   | OV, UV,<br>OF14-<br>OF1,<br>UF14-<br>UF1 | Scan Voltage commands detect fault condition. Device sets fault condition after "Totalizer" number of successive fault conditions.                                            | Set FAULT pin low. Fault Response sent during Scan continuous. Otherwise, Fault Response prepended to next Read. Stop balance during Auto Balance or during Balance plus Scan Continuous operation. |
|                                  | Cell under/over<br>voltage threshold<br>MCU test |      |     | X   |                                          | Scan Voltage commands provide MCU with cell voltage values. MCU can compare voltage each scan to defined limits.                                                              |                                                                                                                                                                                                     |
|                                  | Pack Compare                                     |      |     | X   |                                          | MCU compares the sum of individual cell readings with the PACK reading. Differences outside a specific range are flagged by MCU as faults.                                    |                                                                                                                                                                                                     |

Table 66. Analog/Mixed Signal Circuits Fault Monitoring (Cont.)

| Block                   | Description                                           | Auto | CMD | MCU | Fault<br>Flags                                           | Test Mechanism                                                                                                                                                                           | Device Response to a Fault                                                                                                                                                                                                 |
|-------------------------|-------------------------------------------------------|------|-----|-----|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Temperature             | External<br>temperature limit<br>threshold            |      | X   | 0   | OT,<br>OTF1,<br>OTF2,<br>OTF3,<br>OTF4,<br>G1TF,<br>G2TF | Temperature Scan checks violation of limit and sets fault indication. This is a digital test, so host can check ADC values can confirm operation.                                        | Set FAULT pin low. Fault<br>Response sent during<br>Scan continuous.<br>Otherwise, Fault Response<br>prepended to next Read.                                                                                               |
|                         | External<br>Temperature<br>Diagnostic                 |      |     | X   |                                                          | The over temperature detection system is tested by programming a threshold value that is above the current Ext input voltage values.                                                     | Set FAULT pin low. Fault Response sent during Scan continuous. Otherwise, Fault Response prepended to next Read.                                                                                                           |
|                         | TEMPREG<br>Diagnostic                                 |      |     | X   |                                                          | Requires External circuit to apply a voltage divider from TEMPREG to an ExTn or GPIO input. MCU compares voltage input is within range.                                                  |                                                                                                                                                                                                                            |
|                         | Non-Overlapping<br>ExTn/GPIO input<br>ranges          |      |     | X   |                                                          | Requires special external component arrangement designed to provide non-overlapping input ranges e.g. each input is provided with a signal range that does not overlap other ranges.     |                                                                                                                                                                                                                            |
|                         | Internal temperature limit threshold                  |      | X   |     | ОТІТ                                                     | Temperature or Voltage Scan checks violation of limit and sets fault indication.                                                                                                         | Set FAULT pin low. Fault Response sent during Scan continuous. Otherwise, Fault Response prepended to next Read. Stop balance during Auto Balance or during Balance plus Scan Continuous operation. Scan Continuous stops. |
|                         | Internal temperature<br>limit threshold<br>diagnostic |      |     | X   | ITWFG                                                    | MCU monitors the ITWG flag to indicate that the internal temperature is nearing an over temperature limit.                                                                               | ITWFG flag set                                                                                                                                                                                                             |
|                         | External<br>Temperature sensor                        |      |     | X   |                                                          | An additional external temperature sensor is required to be added to the circuit. The MCU compares the board mounted sensor temperature with the RAA489204 internal temperature reading. |                                                                                                                                                                                                                            |
| AFE-ADC<br>MUX Circuits | Cell input MUX<br>Internal<br>Check                   |      | X   |     | CMUX                                                     | Cell MUX is checked as part of a normal scan or a Scan Cell MUX command performs check. Device sets fault condition if test fails.                                                       | Set FAULT pin low. Fault<br>Response sent during<br>Scan continuous.<br>Otherwise, Fault Response<br>prepended to next Read.                                                                                               |

Table 66. Analog/Mixed Signal Circuits Fault Monitoring (Cont.)

| Block            | Description                                            | Auto | CMD | MCU | Fault<br>Flags | Test Mechanism                                                                                                                                                                                                                                                                                                       | Device Response to a<br>Fault |
|------------------|--------------------------------------------------------|------|-----|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| Balance<br>Check | Host MCU performs operations to check balance circuits |      |     | X   |                | MCU scans 3 cell balance configurations: Config 1: Cell 1, 4, 7, 10, 13 Config 2: Cell 2, 5, 8, 11, 14 Config 3: Cell 3, 6, 9, 12 Each configuration comprises setting up cell balance registers, waiting 10ms for settling, then scanning cells/reading back cell data.Cell balance registers are reset at the end. |                               |

Auto = Automatic fault detection by RAA489204

CMD = Fault detection following a command from the host. Host reads the response

MCU = Fault detection following multiple host operations and post processing of responses

X = Primary detection method

O = Secondary (optional) method

Table 67. Internal Circuits Fault Monitoring

| Block                     | Description                                                                      | Auto | CMD | MCU | Fault<br>Flags                                                                                                                                                                                                                                                   | Test Mechanism                                                                                                                                                                                                                           | Device Response to a Fault                                           |
|---------------------------|----------------------------------------------------------------------------------|------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| Regulators,<br>Reference, | Second reference                                                                 |      | X   |     |                                                                                                                                                                                                                                                                  | Scan voltage returns a value that the host compares to 2.5V.                                                                                                                                                                             |                                                                      |
| Biasing                   | V3P3, V2P5, VCC,<br>VREF power-good<br>range                                     | Х    |     | 0   | REF, REG                                                                                                                                                                                                                                                         | Window comparators are always active. A fault shows a failure of regulator or diagnostic circuit.                                                                                                                                        | Set FAULT pin low. Fault<br>Response sent during<br>Scan continuous. |
| Oscillators               | cillators Internal Oscillators                                                   |      |     | 0   | OSCF  Device checks two independent oscillators with each other and with an independent timer (continuous check). If diagnostic circuit fails to send a fault when the oscillators are not working, a communication fault is the likely a response to a command. |                                                                                                                                                                                                                                          | Otherwise, Fault Response prepended to next Read.                    |
| Digital Core              | TMUX logic<br>(Temperature input<br>MUX) Internal<br>Operation                   |      | X   | 0   | TMX                                                                                                                                                                                                                                                              | Temperature scans do automatic test of Temp and GPIO (as temp) MUX and checks against limits.  Applies known voltages to Ext 1 - 4 and GPIO, during temperature scan and internally checks ADC results for proper operation.             |                                                                      |
|                           | Temperature input<br>MUX (TMUX)<br>Diagnostic - MCU<br>Operation                 |      |     | Х   | TMX                                                                                                                                                                                                                                                              | MCU sets TMUX bit and performs<br>Scan Temperature or Scan All, then<br>reads the Temperature registers,<br>comparing the results with expected<br>values.                                                                               |                                                                      |
|                           | Register Checksum Page 2 registers Setup registers. Subject to CRC content check |      |     | X   | P1PAR                                                                                                                                                                                                                                                            | Check Register Checksum. Checksum is calculated following a CHECK REGISTER CHECKSUM Command. After register change, host needs to send a CALC REGISTER CHECKSUM command to reflect the new register contents.                            |                                                                      |
|                           | Register Checksum<br>Diagnostic                                                  |      |     | X   | P1PAR                                                                                                                                                                                                                                                            | Operation of the register checksum function is checked by the MCU first sending the calculate register checksum command, then changing a register and sending the check register checksum command and reading the fault status register. |                                                                      |

Table 67. Internal Circuits Fault Monitoring (Cont.)

| Block  | Description               | Auto | CMD | MCU | Fault<br>Flags | Test Mechanism                                                                                     | Device Response to a<br>Fault                                                                                                                                                                  |
|--------|---------------------------|------|-----|-----|----------------|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EEPROM | EEPROM MISR               |      | X   |     | EEPAR          | MISR of EEPROM shadow registers is compared with factory programmed EEPROM MISR each Scan Command. | Set FAULT pin low. Fault Response sent during Scan continuous. Otherwise, Fault Response prepended to next Read. Also, numerous potential faults could occur, including ADC and communications |
|        | EEPROM MISR<br>Diagnostic |      |     | X   |                | MCU compares EEPROM MISR and EEPROM CALC MISR to confirm automatic comparison is correct.          |                                                                                                                                                                                                |

Auto = Automatic fault detection by RAA489204

CMD = Fault detection following a command from the host. Host reads the response

MCU = Fault detection following multiple host operations and post processing of responses

X = Primary detection method

O = Secondary (optional) method

**Table 68. Communications Circuits Fault Monitoring** 

| Block          | Description                                       | Auto | CMD | MCU | Fault<br>Flags             | Test Mechanism                                                                                                                                                                                                                                                                                                                  | Device<br>Response to a<br>Fault                                                                                            |
|----------------|---------------------------------------------------|------|-----|-----|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| Communications | Communication CRC                                 |      | X   |     |                            | Commands and responses must have the correct CRC                                                                                                                                                                                                                                                                                | NAK response or CRC<br>error in Response<br>message                                                                         |
|                | Communication CRC Diagnostic                      |      |     | Х   |                            | MCU sends erroneous CRC, expecting a NAK back                                                                                                                                                                                                                                                                                   | NAK response                                                                                                                |
|                | Communication Time<br>Out                         |      | Х   |     |                            | MCU sends a command and a device does not receive an expected response from another device within an expected time limit                                                                                                                                                                                                        | Comms Failure response                                                                                                      |
|                | Communication<br>Failure, Lack of SPI<br>Response |      | X   | X   |                            | An MCU command does not return an expected response within a time window is a communication failure.                                                                                                                                                                                                                            |                                                                                                                             |
|                | Measurement<br>Counter                            |      | X   | X   |                            | The MCU checks the Scan Count value following a Voltage Scan command that does not have a response. The Measurement Counter value in the Scan count register increases each time it receives a correct command.                                                                                                                 |                                                                                                                             |
|                | Diagnostic Scan<br>Counter                        |      | X   | ×   |                            | The MCU checks the Scan Count value following a Scan Temperature, Measure, or Scan Cell MUX command. These do not have a response. The Diagnostic Scan Counter value in the Scan count register increases each time it receives a correct command.                                                                              |                                                                                                                             |
|                | Communications<br>FIFO                            |      | X   | X   | BUFFER<br>R, BUFU,<br>BUFO | RAA489204 detects the integrity of the data in the FIFO.  A buffer over-run (BUFO) occurs if a FIFO which is already full receives new data which would overwrite existing data, leading to a loss of data.  A buffer under-run (BUFU) occurs when the Daisy Chain clocks out data faster than the data is arriving on the SPI. |                                                                                                                             |
|                | Comms watchdog logic                              |      | X   | 0   | WDGF                       | Valid commands reset watchdog timer. WDGF set if timeout. Host can check the WDG function, by setting the minimum watchdog time, waiting until the timer times out and trying to communicate.                                                                                                                                   | Device goes to sleep<br>on watchdog timeout.<br>Scan and Balance<br>operations stop.<br>WDGF read by host<br>after wake-up. |

Auto = Automatic fault detection by RAA489204

CMD = Fault detection following a command from the host. Host reads the response

MCU = Fault detection following multiple host operations and post processing of responses

X = Primary detection method

O = Secondary (optional) method

# 14. System Registers

System registers contain 16 bits each. All register locations are memory mapped using a 9-bit address. The 3-bit page value makes up the MSBs of the address. Page 1 (3'b001) registers are the measurement result registers for cell voltages and temperatures. Page 3 (3'b011) is used for commands. Pages 1 and 3 are not subject to the checksum calculations. Pages 4 through 7 (3'b100 to 3b'111), are reserved for internal functions.

All Page 2 registers (device configuration registers and EEPROM checksum registers) are subject to a checksum calculation. The checksum is calculated in response to the Calculate Register Checksum command using a Multiple Input Shift Register (MISR) error detection technique. The checksum is tested in response to a Check Register Checksum command. (See Memory Checksum.)

A description of each register is included in Data Registers. The registers include bit names and initialization values. Reserved bits (indicated by gray areas) should be ignored when reading and should be set to "0" when writing.

# 14.1 Data Registers

|          | Cell S      | Access:      | Read Only       |  |  |  |
|----------|-------------|--------------|-----------------|--|--|--|
| Address: | 9'hxx Addr: | Register Add | ldress (binary) |  |  |  |
|          | 040         | 00 0000      |                 |  |  |  |

#### Description

This register selects the cells to be monitored. Set a bit to 1 to disable cell overvoltage, undervoltage, and open wire detection on Cells 2 to 14. It should be noted that C1, Bit 0, is NOT writable and is always logic level 0 (that is, it is always enabled).

Default value is zero (16'h0000).

|   | ADDR | 15   | 14    | 13  | 12  | 11  | 10  | 9   | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|---|------|------|-------|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|
| Ī | 040  | Rese | erved | C14 | C13 | C12 | C11 | C10 | C9 | C8 | C7 | C6 | C5 | C4 | C3 | C2 | C1 |
|   |      | 0    | 0     | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

|                | Cell/Pack Voltage Registers |  |               |                           |  |  |  |  |  |  |
|----------------|-----------------------------|--|---------------|---------------------------|--|--|--|--|--|--|
| Address Range: | 9'hxx Addr:                 |  | Page (binary) | Register Address (binary) |  |  |  |  |  |  |
|                | 041 to 071                  |  | 001           | 00 0001 to 11 0001        |  |  |  |  |  |  |

### Description

These registers provide a digital representation of the cell and pack voltages.

The Cell Voltage values are 13 bits plus a sign bit. The PACK value, showing the voltage on the PACK pin, is 14 bits. The voltage values reside in the upper 14 bits of these 16-bit registers. The two LSBs are zero for single sample conversions, but contain residual value for conversions averaged over many cycles, as defined by the CAV[2:0] bits.

Default value after power up and before a scan is zero: (16'h0000)

ADDR

|     |                    | Cell/Pack Voltage Registers                                                                                      | Access:                       | Read Only |
|-----|--------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------|
| 041 | Cell 1 Voltage     |                                                                                                                  |                               |           |
| 042 | Cell 2 Voltage     | ifHEXvalue <sub>10</sub> $\geq$ 32768 $\rightarrow$ VCx = $\frac{(\text{HEXvalue}_{10} - 65536)}{8192 \times 4}$ | 6)×2×2.5                      |           |
| 043 | Cell 3 Voltage     | 8192 × 4                                                                                                         |                               |           |
| 044 | Cell 4 Voltage     | HEXvalue × 2 × 2 ×                                                                                               | 5                             |           |
| 045 | Cell 5 Voltage     | $else \rightarrow VCx = \frac{HEXvalue_{10} \times 2 \times 2.5}{8192 \times 4}$                                 | -                             |           |
| 046 | Cell 6 Voltage     |                                                                                                                  |                               |           |
| 047 | Cell 7 Voltage     |                                                                                                                  |                               |           |
| 048 | Cell 8 Voltage     | $PACK(V) = \frac{HEXvalue_{10} \times 31.45728 \times 2.5}{16384 \times 4} = HE$                                 | Xvalue <sub>10</sub> × 0.0012 | 2         |
| 049 | Cell 9 Voltage     | 10304 × 4                                                                                                        |                               |           |
| 04A | Cell 10<br>Voltage | HEXvalue <sub>10</sub> = Hex to Decimal conversion of the re                                                     | gister contents.              |           |
| 04B | Cell 11<br>Voltage |                                                                                                                  |                               |           |
| 04C | Cell 12<br>Voltage |                                                                                                                  |                               |           |
| 04D | Cell 13<br>Voltage |                                                                                                                  |                               |           |
| 04E | Cell 14<br>Voltage |                                                                                                                  |                               |           |
| 050 | PACK Voltage       |                                                                                                                  |                               |           |

|            |                                                                    |      | Access:        | Read Only                   |                             |         |  |                                                 |  |  |  |  |
|------------|--------------------------------------------------------------------|------|----------------|-----------------------------|-----------------------------|---------|--|-------------------------------------------------|--|--|--|--|
|            |                                                                    | 9'h: | Regist         | ister Address (binary)      |                             |         |  |                                                 |  |  |  |  |
| Address Ra | ange:                                                              | 060  |                | 001                         |                             | 10 0000 |  |                                                 |  |  |  |  |
|            | Description The Internal temperature reading is in degrees Kelvin. |      |                |                             |                             |         |  |                                                 |  |  |  |  |
| ADDR       |                                                                    |      |                |                             |                             |         |  |                                                 |  |  |  |  |
| 060        | т                                                                  |      | Internaltemp ( | $(^{\circ}C) = \frac{HE}{}$ | EXvalue <sub>10</sub> – 273 |         |  | e <sub>10</sub> = Hex to Do<br>on of the regist |  |  |  |  |

|         | External Temperature Voltages Ac |                        |                  |                           |  |  |  |  |  |  |
|---------|----------------------------------|------------------------|------------------|---------------------------|--|--|--|--|--|--|
| Address | 9'hxx Addr:                      | Page (binary)          | Register Address | Register Address (binary) |  |  |  |  |  |  |
| Range:  | 060 to 064                       | 001 10 0000 to 10 0100 |                  |                           |  |  |  |  |  |  |

The External temperature values reside in these 16-bit registers. The two LSBs are zero for single sample conversions, but contain residual value for conversions averaged over many cycles, as defined by the [TAV2:0] bits. The returned value is the voltage read on the external temperature ExTn pin. The temperature measurement depends on the external components.

| ADDR |              |                                           |                                                    |
|------|--------------|-------------------------------------------|----------------------------------------------------|
| 061  | ExT1 Voltage | HEXvalue <sub>10</sub> × 2.5              | HEXvalue <sub>10</sub> = Hex to Decimal conversion |
| 062  | ExT2 Voltage | $Vtemp = \frac{10^{-10}}{16384 \times 4}$ | of the register contents.                          |
| 063  | ExT3 Voltage |                                           |                                                    |
| 064  | ExT4 Voltage |                                           |                                                    |

|         | GPIO Voltages |                        |               |                 |                           |  |  |  |  |  |
|---------|---------------|------------------------|---------------|-----------------|---------------------------|--|--|--|--|--|
| Address | 9'hxx Addr:   |                        | Page (binary) | Register Addres | Register Address (binary) |  |  |  |  |  |
| Range:  | 067 to 068    | 001 10 0111 to 10 1000 |               |                 |                           |  |  |  |  |  |

### Description

The External GPIO values reside in these 16-bit registers. The two LSBs are zero for single sample conversions but contain residual value for conversions averaged over many cycles, as defined by the [TAV2:0] bits. The returned value is the voltage read on the general purpose GPIO1 and GPIO2 pins. When configured as temperature inputs, the temperature measurement depends on the external components.

| ADDR |               |                                                           |                                                                              |
|------|---------------|-----------------------------------------------------------|------------------------------------------------------------------------------|
| 067  | GPIO1 Voltage | 1157                                                      |                                                                              |
|      |               | $Vgpio = \frac{HEXvalue_{10} \times 2.5}{16384 \times 4}$ | HEXvalue <sub>10</sub> = Hex to Decimal conversion of the register contents. |
| 068  | GPIO2 Voltage | 10304 🗸 4                                                 | of the register contents.                                                    |
|      |               |                                                           |                                                                              |

R16DS0179EU0100 Rev.1.00 Aug 24, 2021

DSN0 to DSN5

|                                        |                | Reference Volt                                           | age                  |                                                                     | Access:       | Read Only |  |  |  |
|----------------------------------------|----------------|----------------------------------------------------------|----------------------|---------------------------------------------------------------------|---------------|-----------|--|--|--|
| Address Range:                         | 9'hxx Ad       | dr:                                                      | Page (binary)        | Register Address (k                                                 | oinary)       |           |  |  |  |
|                                        | 070            |                                                          | 001                  | 11 0000                                                             |               |           |  |  |  |
| Description The voltage reference ADDR | ence value res | sides in the upper 14 bits. The lov                      | ver 2 LSBs are zero. |                                                                     |               |           |  |  |  |
| 070 Refere<br>Voltag                   |                | $Vref = \frac{HEXvalue_{10} \times 2.5}{16384 \times 4}$ |                      | HEXvalue <sub>10</sub> = Hex to Decima<br>of the register contents. | al conversion |           |  |  |  |

value to confirm diagnostic scan operations are complete.

|                                     |                                               |            |             | S            | can Count                               | Register |      |             |          |        |            | Acc          | ess:      |            | Read Only   | 1         |
|-------------------------------------|-----------------------------------------------|------------|-------------|--------------|-----------------------------------------|----------|------|-------------|----------|--------|------------|--------------|-----------|------------|-------------|-----------|
| Address Rar                         | nge:                                          | 9'hxx      | Addr:       |              | Page (binary) Register Address (binary) |          |      |             |          |        |            |              |           |            |             |           |
|                                     |                                               | 071        |             |              |                                         |          | 001  |             |          | 11 00  | 001        |              |           |            |             |           |
| <b>Description</b> This register of | contain co                                    | ounters fo | or Scan and | d Diagnostic | c operation                             | S.       |      |             |          |        |            |              |           |            |             |           |
| ADDR                                | 15                                            | 14         | 13          | 12           | 11                                      | 10       | 9    | 8           | 7        | 6      | 5          | 4            | 3         | 2          | 1           | 0         |
| 071                                 | Rese                                          | erved      | DSN5        | DSN4         | DSN3                                    | DSN2     | DSN1 | DSN0        | Rese     | erved  | MSN5       | MSN4         | MSN3      | MSN2       | MSN1        | MSN       |
|                                     | 0                                             | 0          | 0           | 0            | 0                                       | 0        | 0    | 0           | 0        | 0      | 0          | 0            | 0         | 0          | 0           | 0         |
|                                     | MSN0 to MSN5  The Measurement The value wraps |            |             |              |                                         |          | •    | SN0) increm | ents eac | time a | a measuren | nent scan co | ommand co | mpletes ar | d the regis | ters load |

The Diagnostic Scan Counter (DSN5:DSN0) counts completed diagnostic activity. The Scan Count Register can be compared to previous

# 14.2 Fault Status and Setup Registers

|                | Fault Status |               | Access:            | Read/Write              |  |  |  |  |
|----------------|--------------|---------------|--------------------|-------------------------|--|--|--|--|
| Address Range: | 9'hxx Addr:  | Page (binary) | Register Address ( | gister Address (binary) |  |  |  |  |
|                | 080          | 010           | 00 0000            |                         |  |  |  |  |

#### Description

A fault condition exists, and the FAULT pin is asserted Low if any bits in the Fault Status register are set to "1". (The FAULT pin logic output is a NOR function of the bits in this register.) Bits in the Fault Status register (other than OW, OV, UV, OT, PAR, and BUFERR) are reset by writing a "1" to each bit position that is set, or write 16'hFFFF regardless of the bits that are set. Alternatively, these register bits can be cleared by a **direct write operation**. A direct write starts with an Override Clear on Write command followed by a Write command with data in the command replacing the register contents. Clear all bits in a direct write with a data value of 16'h0000. **Note**: The OW, OV, UV, OT, PAR, and BUFERR bits are only reset by clearing bits in the other associated fault registers.

| ADDR | 15     | 14        | 13                                                                                                                                                                                                                                                                                                                                                                                                          | 12           | 11  | 10  | 9    | 8                            | 7  | 6  | 5  | 4  | 3                            | 2             | 1            | 0                            |  |
|------|--------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----|-----|------|------------------------------|----|----|----|----|------------------------------|---------------|--------------|------------------------------|--|
| 080  | ITWFG  | CMX       | TMX                                                                                                                                                                                                                                                                                                                                                                                                         | REG          | REF | PAR | OVSS | OVBAT                        | OW | UV | OV | OT | WDGF                         | OSCF          |              | BUFERR                       |  |
|      | 0      | 0         | 0                                                                                                                                                                                                                                                                                                                                                                                                           | 0            | 0   | 0   | 0    | 0                            | 0  | 0  | 0  | 0  | 0                            | 0             | 0            | 0                            |  |
|      | BUFERR | in the Ge |                                                                                                                                                                                                                                                                                                                                                                                                             | lt register. |     |     |      |                              |    |    |    |    |                              |               |              | BUFO bits egister if the     |  |
|      | OSCF   |           | scillator fault bit. The OSCF bit is set to "1" in response to a fault on any on-chip oscillator. Reset the OSCF bit to "0" with a write of 16'h0004 or 16'hFFFF this register. This bit can be set to "1" by a direct write to this register and this results in a fault condition.                                                                                                                        |              |     |     |      |                              |    |    |    |    |                              |               |              |                              |  |
|      | WDGF   |           | atchdog timeout fault. The WDFG bit is set in response to a watchdog timeout. Reset the WDGF bit to "0" with a write of 16'h0008 or 16'hFFFF to this gister. This bit can be set to "1" by a direct write to this register and this results in a fault condition.                                                                                                                                           |              |     |     |      |                              |    |    |    |    |                              |               |              |                              |  |
|      | ОТ     | in the Ov | Over-temperature fault. The OT bit is a logical 'OR' of over-temperature fault bits: OTF1 to OTF4, G1TF/G2TF and OTIT. Clearing the over temperature bits in the Over-temperature Fault register clears the OT bit. Setting any over temperature bits in the Over Temperature Fault register sets the OT bit and this esults in a fault condition. OT cannot be set or cleared by a write to this register. |              |     |     |      |                              |    |    |    |    |                              |               |              |                              |  |
|      | OV     |           |                                                                                                                                                                                                                                                                                                                                                                                                             |              |     |     |      |                              |    |    |    |    | Overvoltage<br>e set or clea |               |              | the OV bit.<br>register.     |  |
|      | UV     |           | -                                                                                                                                                                                                                                                                                                                                                                                                           |              | -   |     |      | •                            |    |    | -  |    | Indervoltag<br>e set or cle  | -             |              | s the UV bit.<br>s register. |  |
|      | OW     |           |                                                                                                                                                                                                                                                                                                                                                                                                             |              |     |     |      | fault bits: O<br>bit. OW caı |    |    |    |    | n Wire Fau<br>gister.        | lt register o | clears the 0 | OW bit.                      |  |
|      | OVBAT  |           |                                                                                                                                                                                                                                                                                                                                                                                                             |              |     |     |      | et to "1" wh<br>this registe |    |    |    |    | it to "0" with               | a write of    | 16'h0100 c   | or 16'hFFFF                  |  |
|      | OVSS   |           |                                                                                                                                                                                                                                                                                                                                                                                                             |              |     |     |      | "1" when a<br>is register a  |    |    |    |    | )" with a wri                | te of 16'h2   | 00 or 16'hF  | FFFF to this                 |  |

|       | Fault Status Register                                                                                                                                                                                                                                                                                                                                                                                                                                               | Access:                 | Read/Write                        |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------------------------|
| PAR   | Register checksum (Parity) error. The PAR bit is a logical 'OR' of the P1PAR and the EEPAR bits. Cleared register clears the PAR bit. Setting either P1PAR or EEPAR in the General Fault register sets the PAR set or cleared by a write to this register.                                                                                                                                                                                                          | •                       |                                   |
| REF   | Voltage reference fault. The REF bit is set to "1" if the voltage reference value is outside its "power-gr<br>16'h0800 or 16'hFFFF to this register. This bit can be set to "1" by a direct write to this register and this                                                                                                                                                                                                                                         | _                       |                                   |
| REG   | Voltage regulator fault. The REG bit is set if a voltage regulator value (V3P3, VCC or V2P5) is outside a write of 16'h1000 or 16'hFFFF to this register. This bit can be set to "1" by a direct write to this register.                                                                                                                                                                                                                                            |                         | _                                 |
| TMX   | <b>Temperature multiplexer error.</b> The TMX bit is set if the temperature MUX test detects a fault. Reset to this register. This bit can be set to "1" by a direct write to this register and this results in a fault condi                                                                                                                                                                                                                                       |                         | h a write of 16'2000 or 16'hFFFF  |
| CMX   | Cell multiplexer error. The CMX bit is set if the cell MUX test detects a fault. Reset the CMX bit to "0" This bit can be set to "1" by a direct write to this register and this results in a fault condition.                                                                                                                                                                                                                                                      | with a write of 16'h4   | 000 or 16'hFFFF to this register. |
| ITWFG | IC Temperature Flag. The ITWFG bit is set if the IC temperature exceeds the value contained in the In "0" with a write of 16'h8000 or 16'hFFFF to this register. This bit can be set to "1" by a direct write to the Warning condition.  The ITWFG bit provides the system a possible warning signal before the device reaches its normal over to the system to prevent further temperature rise rather than just waiting for a temperature shutdown of the system. | is register and this re | sults in an Internal Temperature  |

|                | Over Voltage Fa | ault Regis | ter           |                  | Access:  | Read/Write |  |  |
|----------------|-----------------|------------|---------------|------------------|----------|------------|--|--|
| Address Range: | 9'hxx Addr:     |            | Page (binary) | Register Address | (binary) |            |  |  |
|                | 081             |            | 010           | 00 0001          |          |            |  |  |

Overvoltage fault on cells 14 to 1 correspond with bits OF14 to OF1, respectively. Default values are all zero. Bits are set to "1" when faults are detected.

The contents of this register can be reset using register Write (16'hFFFF). Alternatively, these register bits can be cleared by a **direct write operation**. A direct write starts with an Override Clear on Write command followed by a Write command with data in the command replacing the register contents. Clear all bits in a direct write with a data value of 16'h0000. Clearing this register does not reset the associated totalizer value, so the totalizer count is 1 and there is no filtering once a fault is detected. For example, when cleared, the OFn bit is set again if the next sample also shows an overvoltage condition. Remember to reset the TOT bits after clearing this register.

| ADDR | 15           | 14 | 13   | 12   | 11   | 10   | 9    | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|--------------|----|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 081  | 081 Reserved |    | OF14 | OF13 | OF12 | OF11 | OF10 | OF9 | OF8 | OF7 | OF6 | OF5 | OF4 | OF3 | OF2 | OF1 |
|      | 0            | 0  | 0    | 0    | 0    | 0    | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

|                | Under Voltage |               | Access:          | Read/Write |  |  |  |  |
|----------------|---------------|---------------|------------------|------------|--|--|--|--|
| Address Range: | 9'hxx Addr:   | Page (binary) | Register Address | s (binary) |  |  |  |  |
|                | 082           | 010           |                  |            |  |  |  |  |

#### Description

Undervoltage fault on cells 12 to 1 correspond with bits UF12 to UF1, respectively. Default values are all zero. Bits are set to 1 when faults are detected.

The contents of this register can be reset using register Write (16'hFFFF). Alternatively, these register bits can be cleared by a **direct write operation**. A direct write starts with an Override Clear on Write command followed by a Write command with data in the command replacing the register contents. Clear all bits in a direct write with a data value of 16'h0000.

Clearing this register does not reset the associated totalizer value, so the totalizer count is 1; and, there is no filtering. For example, once cleared, the UFn bit is set again if the next sample also shows an undervoltage condition. Remember to reset the TOT bits after clearing this register.

| ADDR | 15  | 14    | 13   | 12   | 11   | 10   | 9    | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 082  | Res | erved | UF14 | UF13 | UF12 | UF11 | UF10 | UF9 | UF8 | UF7 | UF6 | UF5 | UF4 | UF3 | UF2 | UF1 |
|      | 0   | 0     | 0    | 0    | 0    | 0    | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

|                | Open Wire Fault Register |               | Access:          | Read/Write |  |
|----------------|--------------------------|---------------|------------------|------------|--|
| Address Range: | 9'hxx Addr:              | Page (binary) | Register Address | (binary)   |  |
|                | 083                      | 010           | 00 0011          |            |  |

Open-Wire fault on Pins VC12 to VC0 correspond with bits OW12 to OW0, respectively. Default values are all zero. Bits are set to 1 when faults are detected.

The contents of this register can be reset using register Write (16'hFFFF). Alternatively, these register bits can be cleared by a **direct write operation**. A direct write starts with an Override Clear on Write command followed by a Write command with data in the command replacing the register contents. Clear all bits in a direct write with a data value of 16'h0000.

| ADDR | 15 | 14   | 13   | 12   | 11   | 10   | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|----|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 083  |    | OW14 | OW13 | OW12 | OW11 | OW10 | OW9 | OW8 | OW7 | OW6 | OW5 | OW4 | OW3 | OW2 | OW1 | OW0 |
|      | 0  | 0    | 0    | 0    | 0    | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

|                | Over Temperatur | e Fault Reg | gister        |                  | Access:  | Read/Write |
|----------------|-----------------|-------------|---------------|------------------|----------|------------|
| Address Range: | 9'hxx Addr:     |             | Page (binary) | Register Address | (binary) |            |
|                | 084             |             | 010           | 00 0100          |          |            |

Over-temperature fault on ExT4 to ExT1 correspond with bits OTF4 to OTF1, respectively. Over Internal Temperature fault corresponds to the OTIT bits. Default values are all zero. Bits are set to 1 when fault are detected.

The contents of this register can be reset using register Write (16'hFFFF). Alternatively, these register bits can be cleared by a **direct write operation**. A direct write replaces the register contents by the Write command data. A direct write to clear the register starts with the Override Clear on Write command followed by a Write command with a data value of 16'h0000.

| ADDR | 15                                                                                                                                                                                                              | 14       | 13 | 12         | 11                                    | 10         | 9             | 8            | 7            | 6          | 5         | 4            | 3            | 2            | 1          | 0         |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----|------------|---------------------------------------|------------|---------------|--------------|--------------|------------|-----------|--------------|--------------|--------------|------------|-----------|
| 084  | 084 Reserved                                                                                                                                                                                                    |          |    | OWT4       | OWT3                                  | OWT2       | OWT1          | G2TF         | G1TF         | Rese       | erved     | OTF4         | OTF3         | OTF2         | OTF1       | OTIT      |
|      | 0                                                                                                                                                                                                               | 0        | 0  | 0          | 0                                     | 0          | 0             | 0            | 0            | 0          | 0         | 0            | 0            | 0            | 0          | 0         |
|      | OTIT Internal over-temperature fault. Bit set to 1 when a fault is de                                                                                                                                           |          |    |            |                                       |            |               | ected.       |              |            |           |              | 1            |              |            |           |
|      | OTF<br>OTF<br>OTF                                                                                                                                                                                               | 3,<br>2, |    |            | <b>perature fa</b><br>nit. Bit set to |            |               |              | spectively). | Set TSTE   | 1 to TSTE | E4 bits to e | nable the to | est of the E | xTn voltag | e against |
|      | G2TF, G1TF  External over-temperature fault bits for GPIO1 and GPIO2. Set the G1MOD, G as inputs and set the TSTG1 and TSTG2 bits in the Fault Setup register to 1 to au Bit set to 1 when a fault is detected. |          |    |            |                                       |            |               | ,            |              |            | •         | J            |              |              |            |           |
|      | OWT4, OWT3,<br>OWT2,<br>OWT1                                                                                                                                                                                    |          |    | nput Fault | on ExT1 to                            | ExT4 (resp | ectively.) Bi | t set to 1 w | rhen a fault | is detecte | d.        |              |              |              |            |           |

|                | General Fault Register | •             |                  | Access:                 | Read/Write |  |  |
|----------------|------------------------|---------------|------------------|-------------------------|------------|--|--|
| Address Range: | 9'hxx Addr:            | Page (binary) | Register Address | gister Address (binary) |            |  |  |
|                | 085                    | 010           | 00 0101          |                         |            |  |  |

#### Description

Default values are all zero. Bits are set to 1 when a fault is detected.

The contents of this register can be reset using register Write (16'h0001F). Alternatively, these register bits can be cleared by a **direct write operation**. A direct write replaces the register contents by the Write command data. A direct write to clear the register starts with the Override Clear on Write command followed by a Write command with a data value of 16'h0000.

|                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                        |                                                                               |          | Gen                          | eral Fault  | Register   | •          |            |               |               |             | A         | ccess: | Read/Write |      |      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------|------------------------------|-------------|------------|------------|------------|---------------|---------------|-------------|-----------|--------|------------|------|------|
| ADDR                                                                                                                                                                                       | 15                                                                                                                                                                                                                                                                                                                                                                     | 14                                                                            | 13       | 12 11 10 9 8 7 6 5 4 3 2 1 0 |             |            |            |            |               |               |             |           |        | 0          |      |      |
| 085                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                        |                                                                               |          |                              |             | Rese       | rved       |            |               |               |             |           | P1PAR  | EEPAR      | BUFO | BUFU |
|                                                                                                                                                                                            | 0                                                                                                                                                                                                                                                                                                                                                                      | 0                                                                             | 0        | 0 0 0 0 0 0 0 0              |             |            |            |            |               |               |             | 0         | 0      | 0          | 0    | 0    |
|                                                                                                                                                                                            | BUI                                                                                                                                                                                                                                                                                                                                                                    | Buffer under run flag. Set if a Memory Buffer underrun condition is detected. |          |                              |             |            |            |            |               |               |             |           |        |            |      |      |
|                                                                                                                                                                                            | BUI                                                                                                                                                                                                                                                                                                                                                                    | FO                                                                            | Buffer o | over run f                   | lag. Set if | a Memor    | y Buffer o | verrun cor | ndition is d  | etected.      |             |           |        |            |      |      |
|                                                                                                                                                                                            | EEPAR  EEPROM Checksum Parity Error. The EEPAR bit is set in response to a register checksum error or to an EEPROM MISR checksum error. The EEPROM MISR checksum error is calculated automatically following the execution of a scan command and the result is compared with the value stored in the EEPROM. The PAR bit is then set if the two results are not equal. |                                                                               |          |                              |             |            |            |            |               |               |             |           |        |            |      |      |
| P1PAR  Register Checksum Parity Error. The P1PAR bit is see register checksums do not match. The register checksum acts on the contents of all page 2 registers. The Check R stored value. |                                                                                                                                                                                                                                                                                                                                                                        |                                                                               |          |                              | is calcula  | ited after | a register | change b   | y the Calcula | te Register C | hecksum con | nmand and |        |            |      |      |

|                                                  | Fault Setup Regis |               | Access:          | Read/Write                |  |  |  |  |
|--------------------------------------------------|-------------------|---------------|------------------|---------------------------|--|--|--|--|
| Address Range:                                   | 9'hxx Addr:       | Page (binary) | Register Address | Register Address (binary) |  |  |  |  |
|                                                  | 086 010 00 0110   |               |                  |                           |  |  |  |  |
| Description                                      |                   |               |                  |                           |  |  |  |  |
| These bits control various fault configurations. |                   |               |                  |                           |  |  |  |  |

Default values are shown below, as are descriptions of each bit.

| ADDR | 15                    | 14                       | 11                                                                                                                                                                                                                                                                                                                                                                                                                                  | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 11    | 10    | 9     | 8     | 7     | 6    | 5    | 4       | 3    | 2    | 1    | 0    |
|------|-----------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|------|------|---------|------|------|------|------|
| 086  | TSTG2                 | TSTG1                    | Rese                                                                                                                                                                                                                                                                                                                                                                                                                                | erved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | TSTE4 | TSTE3 | TSTE2 | TSTE1 | TSTIT | TOT2 | TOT1 | ТОТ0    | SCN3 | SCN2 | SCN1 | SCN0 |
|      | 0 0 0 0 0 0 0 1 1 1 1 |                          |                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |       |       |       |       | 0     | 0    | 0    |         |      |      |      |      |
|      | SC<br>SC              | CNO<br>CN1<br>CN2<br>CN3 | SCN3                                                                                                                                                                                                                                                                                                                                                                                                                                | Scan interval code. Decoded to provide the scan interval setup for the Scan Continuous function. Initialized to 1000 (4096ms scan interval). SCN3-0 is decoded into a binary timing sequence with value:  16ms * 2^BIN2DEC(SCN3-0), for example, 0000 = 16ms and 1100 = 65536ms. See Table 24.                                                                                                                                                                                       |       |       |       |       |       |      |      |         |      |      |      |      |
|      | TC                    | OT0<br>OT1<br>OT2        | amour<br>001 =                                                                                                                                                                                                                                                                                                                                                                                                                      | <b>Fault totalize code bits.</b> Decoded to provide the required fault totalization. An unbroken sequence of positive fault results equal to the totalizer amount is needed to verify a fault condition. Initialized to 011 (8 sample totalizing.) TOT2-0 is decoded into a binary sequence with 000 = 1, 001 = 2, 010 = 4, etc. The maximum totalizer count is then 111 = 128. See Table 20.  Rewrite this register following an error detection resulting from totalizer overflow. |       |       |       |       |       |      |      |         |      |      |      |      |
|      | TS                    | TIT                      | Internal Temperature limits. Set bit to 1 to stop internal orations in response to an Internal Temperature violation. Set to 0 to NOT stop internal operations in response to an Internal Temperature Limit violation (not recommended). Initialized to 1 (on).                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |       |       |       |       |       |      |      |         |      |      |      |      |
|      | TS <sup>*</sup>       | TE1<br>TE2<br>TE3<br>TE4 | <b>External temperature limits on inputs ExT1 to ExT4,</b> respectively. Set bit to 1 to enable the corresponding temperature test. If set, values below the External temp limit register value is flagged as a temperature fault. Set to 0 to disable the over temperature detection and allows external inputs to be used for general voltage monitoring without imposing a limit value. TST1 to TST6 are initialized to 0 (off). |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |       |       |       |       |       |      |      |         |      |      |      |      |
|      |                       | TG1<br>TG2               | External temperature limits for GPIO inputs 1 and 2. Set bit to 1 to enable the corresponding temperature test. GPIO voltages below the External Temperature Limit register value are flagged as a temperature fault if the corresponding TSTGn bit is set. Set TSTGn to 0 to disable temperature testing. These bits are initialized to 0 (off). The value of TSTGn is ignored if the corresponding GPIO is set to output mode.    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |       |       |       |       |       |      |      | disable |      |      |      |      |

| П             |
|---------------|
| aŭ            |
| Q             |
| Ф             |
| $\rightarrow$ |
| ω             |
| ω             |

|                                                                                                                                                                                                                                                |                                                                                                                      |           | Access:     | Read/Write          |          |                                                            |         |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------|-------------|---------------------|----------|------------------------------------------------------------|---------|--|
| Address                                                                                                                                                                                                                                        | Range:                                                                                                               | 9'hxx Add | 9'hxx Addr: |                     | (binary) | Register Address (I                                        | oinary) |  |
|                                                                                                                                                                                                                                                |                                                                                                                      | 087       |             | 010                 |          | 00 0111                                                    |         |  |
| Description This Overvoltage limit is compared to the measured values for cells 1 to 14 to test for an overvoltage condition. Bit 0 is the LSB, Bit 15 is the MSB (sign). For normal operation (positive input voltage) set Bit 15 to 0.  ADDR |                                                                                                                      |           |             |                     |          |                                                            |         |  |
| 087                                                                                                                                                                                                                                            | Over Voltage Limit Value $OV_{VAL} = \begin{bmatrix} OV_{TH} \times 8192 \times 4 \\ 2 \times 2.5 \end{bmatrix}_{H}$ |           |             | 3192 × 4<br>2.5 HEX |          | sired Overvoltage Threshold<br>ored Overvoltage Value (HEX |         |  |

RAA489204 Datasheet

|                | Under Volta | ge Limit V | Value         |    |                    | Access: | Read/Write |
|----------------|-------------|------------|---------------|----|--------------------|---------|------------|
| Address Range: | 9'hxx Addr: | P          | Page (binary) | Re | egister Address (b | inary)  |            |
|                | 088         | (          | 010           | 00 | 0 1000             |         |            |

### Description

This Undervoltage limit is compared to the measured values for cells 1 to 14 to test for an undervoltage condition.

Bit 0 is the LSB, Bit 15 is the MSB (sign). For normal operation (positive input voltage) set Bit 15 to 0.

| ADDR |                              |                                                                                   |                                                                                                               |  |
|------|------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|
| 088  | Under Voltage<br>Limit Value | $UV_{VAL} = \left[\frac{UV_{TH} \times 8192 \times 4}{2 \times 2.5}\right]_{HEX}$ | UV <sub>TH</sub> = Desired Undervoltage Threshold (Volts) UV <sub>VAL</sub> = Stored Undervoltage Value (HEX) |  |

|                | External Tempe | rature | Limit Value   |                    | Access: | Read/Write |
|----------------|----------------|--------|---------------|--------------------|---------|------------|
| Address Range: | 9'hxx Addr:    |        | Page (binary) | Register Address ( | binary) |            |
|                | 089            |        | 010           | 00 1001            |         |            |

The over-temperature limit is compared to the measured values for ExT1 to ExT4 to test for an over-temperature condition at any input. The temperature limit assumes NTC temperature measurement devices (that is, an over-temperature condition is indicated by a temperature reading below the limit value). Temperature register values below this limit cause the respective bits (OTF1 to 4) to be set in the Over-temperature Fault register. Bit 0 is the LSB, Bit 15 is the MSB.

| ADDR |                                        |                                                                              |                                                                                                                                           |
|------|----------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 089  | External<br>Temperature<br>Limit Value | $EXOT_{VAL} = \left[\frac{XOT_{TH} \times 16384 \times 4}{2.5}\right]_{HEX}$ | XOT <sub>TH</sub> = Desired External Temperature Threshold (Volts)  ExOT <sub>VAL</sub> = Stored External Temperature Voltage Value (HEX) |

|                | FAULT Pin Ma | ask Regi | ster            |                          | Access: | Read/Write |  |  |  |
|----------------|--------------|----------|-----------------|--------------------------|---------|------------|--|--|--|
| Address Range: | 9'hxx Addr:  |          | Register Addres | egister Address (binary) |         |            |  |  |  |
|                | 08A          | 00 1010  |                 |                          |         |            |  |  |  |

### Description

Determines which bits in the Fault Status Register are NORed to cause the FAULT pin to assert.

Bits correspond to the bits in the Fault Status register. Set bit to 1 to prevent this bit being included in the NOR function.

Default value is zero (16'h0000).

| ADDR | 15    | 14  | 13  | 12  | 11  | 10  | 9    | 8     | 7  | 6  | 5  | 4  | 3    | 2    | 1        | 0    |
|------|-------|-----|-----|-----|-----|-----|------|-------|----|----|----|----|------|------|----------|------|
| 08A  | ITWFG | CMX | TMX | REG | REF | PAR | ovss | OVBAT | OW | UV | OV | ОТ | WDGF | OSCF | Reserved | BUFF |
|      | 0     | 0   | 0   | 0   | 0   | 0   | 0    | 0     | 0  | 0  | 0  | 0  | 0    | 0    | 0        | 0    |

|                | GPIO1 Pin Ma | Access:       | Read/Write                |  |  |  |  |  |
|----------------|--------------|---------------|---------------------------|--|--|--|--|--|
| Address Range: | 9'hxx Addr:  | Page (binary) | Register Address (binary) |  |  |  |  |  |
|                | 08B          | 010           | 00 1011                   |  |  |  |  |  |

Determines which bits in the Fault Status register are ORed to cause GPIO1 pin to assert. (GPIO1 needs to be selected as an output). Bits correspond to the bits in the Fault Status register. Set bit to 1 to prevent this bit being included in the OR function.

Default value is zero (16'h0000).

| ADDR | 15    | 14  | 13  | 12  | 11  | 10  | 9    | 8     | 7  | 6  | 5  | 4  | 3    | 2    | 1        | 0    |
|------|-------|-----|-----|-----|-----|-----|------|-------|----|----|----|----|------|------|----------|------|
| 08B  | ITWFG | CMX | TMX | REG | REF | PAR | ovss | OVBAT | OW | UV | OV | ОТ | WDGF | OSCF | Reserved | BUFF |
|      | 0     | 0   | 0   | 0   | 0   | 0   | 0    | 0     | 0  | 0  | 0  | 0  | 0    | 0    | 0        | 0    |

|                | Internal Tempera | ture W | arning Value  |                     | Access: | Read/Write |  |  |  |  |  |  |
|----------------|------------------|--------|---------------|---------------------|---------|------------|--|--|--|--|--|--|
| Address Range: | 9'hxx Addr:      |        | Page (binary) | Register Address (b | inary)  |            |  |  |  |  |  |  |
|                | 08C 010 00 1100  |        |               |                     |         |            |  |  |  |  |  |  |

#### Description

The Over-temperature warning threshold is compared to the Internal Temperature reading to test for a warning condition. Temperature values above the warning level cause the ITWFG bit to be set in the Fault Status register and the device sends a Fault Response message to the host. If the FAULT pin Mask bit (ITWFG) is "0", the device also sets the FAULT pin Low.

Bit 0 is the LSB, Bit 15 is the MSB.

| ADDR |                                          |                                               |                                                                                                               |
|------|------------------------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------|
| 08C  | Internal<br>Temperature<br>Warning Value | $IOTWVAL = [(IOTWTH + 273) \times 128]_{HEX}$ | IOTWTH = Desired Internal Temperature Threshold (°C) IOTWVAL= Stored Internal Temperature Voltage Value (HEX) |

|         | Internal Te | Access:       | Read/Write                |  |  |  |  |  |  |
|---------|-------------|---------------|---------------------------|--|--|--|--|--|--|
| Address | 9'hxx Addr: | Page (binary) | Register Address (binary) |  |  |  |  |  |  |
| Range:  | 08D         | 010 00 1101   |                           |  |  |  |  |  |  |

Over-temperature limit is compared to the output register value for internal temperature. to test for an over temperature condition. Temperature values above the limit level cause the OTIT bit to be set in the Over-temperature Fault register and the OT fault bit in the Fault Status register. The device stops all activity and sends a Fault Response message to the host. If the FAULT Pin Mask bit (OT) is "0", the device also sets the FAULT pin Low.

Bit 0 is the LSB, Bit 15 is the MSB. This register is factory programmed to 16'hCE1B (~139.2degC). For a different limit value contact Renesas.

| ADDR |                                        |                                                      |                                                                                                                          |
|------|----------------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| 08D  | Internal<br>Temperature<br>Limit Value | $IOTLTH(^{\circ}C) = \frac{IOTLVAL_{10}}{128} - 273$ | IOTLTH = Internal Temperature Threshold (°C) IOTLVAL= Stored Internal Temperature Voltage Value (HEX) Default = 16'hCE1B |

|         | Cell Balance Enal | bled Status | Register      |                    | Access:  | Read Only |  |  |  |
|---------|-------------------|-------------|---------------|--------------------|----------|-----------|--|--|--|
| Address | 9'hxx Addr:       |             | Page (binary) | Register Address ( | (binary) |           |  |  |  |
| Range:  | 08B               | 00 1011     |               |                    |          |           |  |  |  |

#### Description

This register reports the current condition of the cell balance outputs of Cell 1 to Cell14 (respectively). "1" indicates balancing is enabled for this cell. "0" indicates that balancing is turned off.

Default value is zero (16'h0000).

| ADDR | 15   | 14    | 13     | 12     | 11     | 10     | 9      | 8     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|------|------|-------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| 08B  | Rese | erved | CBEN14 | CBEN13 | CBEN12 | CBEN11 | CBEN10 | CBEN8 | CBEN8 | CBEN7 | CBEN6 | CBEN5 | CBEN4 | CBEN3 | CBEN2 | CBEN1 |
|      | 0    | 0     | 0      | 0      | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

|              |                   |          |            | Cell E                      | Balance Se     | tup Regis   | ster        |              |              |                                               |             | Acc         | ess:          |              | Read/Write  | 9       |
|--------------|-------------------|----------|------------|-----------------------------|----------------|-------------|-------------|--------------|--------------|-----------------------------------------------|-------------|-------------|---------------|--------------|-------------|---------|
| Address Ra   | ange:             | 9'hxx A  | Addr:      |                             |                |             | Page (bi    | inary)       |              | Register                                      | Address     | (binary)    |               | <u> </u>     |             |         |
|              |                   | 090      |            |                             |                |             | 010         |              |              | 01 0000                                       |             |             |               |              |             |         |
| Description  | 1                 | ·II·     |            |                             |                | !           | +           |              |              | +                                             |             |             |               |              |             |         |
| Default valu | es are show       | n below, | as are des | criptions of                | each bit.      |             |             |              |              |                                               |             |             |               |              |             |         |
| ADDR         | 15                | 14       | 13         | 12                          | 11             | 10          | 9           | 8            | 7            | 6                                             | 5           | 4           | 3             | 2            | 1           | 0       |
| 090          |                   |          |            | Reserved                    |                |             |             | IBAL         | EOB          | BDDS                                          | BEN         | BWT2        | BWT1          | BWT0         | BMD1        | BMD0    |
|              | 0                 | 0        | 0          | 0                           | 0              | 0           | 0           | 0            | 0            | 0                                             | 0           | 0           | 0             | 0            | 0           | 0       |
|              | ВМС               | -        | Balance    | mode. The                   | ese bits set   | balance n   | node.       |              | 1            | 1                                             | II.         | 1           |               |              |             |         |
|              | ВМЕ               | 00       | BMD1       | BMD0                        |                | M           | ode         |              |              |                                               |             |             |               |              |             | +       |
|              |                   |          | 0          | 0                           |                | 0           | FF          |              |              |                                               |             |             |               |              |             |         |
|              |                   |          | 0          | 1                           |                | Ма          | ınual       |              |              |                                               |             |             |               |              |             |         |
|              |                   |          | 1          | 0                           |                | Tir         | med         |              |              |                                               |             |             |               |              |             |         |
|              |                   |          | 1          | 1                           |                | А           | uto         |              |              |                                               |             |             |               |              |             |         |
|              | BWT<br>BWT<br>BWT | 1,       | manager    |                             | used with      | the Auto B  |             |              |              | ed wait time<br>is encoded                    |             |             |               |              |             |         |
|              | BEI               | N        | Enable a   | nd Balance<br>ect as settir | Inhibit cor    | nmands a    | re provided | d to allow c | ontrol of th | ting or clear<br>is function v<br>en balancir | without red | uiring a re | gister Write  | . These co   | mmands h    | ave the |
|              | BDD               | )S       | balancing  |                             |                |             |             |              |              | on in Scan (<br>urement. Se                   |             |             |               |              |             |         |
|              | EO                | В        |            | Balance. The bit is clear   |                |             |             | -            | •            | nis function                                  | is used in  | the Timed   | Balance m     | ode and Au   | ıto Balance | e mode. |
|              | IBA               | L        | Internal   | Balance. S                  | Set this bit t | o "1" to en | able intern | al balancin  | g. Set this  | bit to "0" to                                 | enable Ex   | ternal Bala | nce. Initiali | ized to "0". |             |         |

|            |               |                                                                                                                                                                                                                                                                                                                                                |                                     | Watchdo                                 | og/Balance    | Time Regi     | ister      |            |      |         |      | Acc     | F         | Read/Writ | е    |      |
|------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------------------------------|---------------|---------------|------------|------------|------|---------|------|---------|-----------|-----------|------|------|
|            |               |                                                                                                                                                                                                                                                                                                                                                | 9'hx                                | Addr:                                   |               |               | Р          | age (binar | y)   |         |      | Registe | r Address | (binary)  |      |      |
| Addre      | ss Range:     | 091                                                                                                                                                                                                                                                                                                                                            |                                     |                                         |               |               | 010        |            |      | 01 0001 |      |         |           |           |      |      |
| Descript   | ion           | -                                                                                                                                                                                                                                                                                                                                              |                                     |                                         |               | +             |            |            |      | 1       |      |         |           |           |      |      |
| Default va | alues are sho | wn below,                                                                                                                                                                                                                                                                                                                                      | v, as are descriptions of each bit. |                                         |               |               |            |            |      |         |      |         |           |           |      |      |
| ADDR       | 15            | 14                                                                                                                                                                                                                                                                                                                                             | 13                                  | 12                                      | 11            | 10            | 9          | 8          | 7    | 6       | 5    | 4       | 3         | 2         | 1    | 0    |
| 091        | Reserved      | ВТМ6                                                                                                                                                                                                                                                                                                                                           | BTM5                                | BTM4                                    | ВТМ3          | BTM2          | BTM1       | ВТМ0       | WDG7 | WDG6    | WDG5 | WDG4    | WDG3      | WDG2      | WDG1 | WDG0 |
|            | 0             | 0                                                                                                                                                                                                                                                                                                                                              | 0                                   | 0                                       | 0             | 0             | 0          | 0          | 0    | 0       | 1    | 1       | 1         | 1         | 1    | 1    |
|            | WDG0 to       | WDG7                                                                                                                                                                                                                                                                                                                                           | can only b                          | g timeout s<br>be disabled<br>password. | (set to 8'h00 | O) if the wat | chdog pass |            |      | -       |      |         | •         |           |      | -    |
|            | BTM0 to       | BTM6 Balance timeout setting. Decoded to provide the time out value for Timed Balance mode and Auto Balance mode. The Balance on time programmable in 20 sec intervals from 20 seconds (0000001) to 42.33 minutes (1111111) using bits BTM[6:0]. A setting of 00000000 disa balancing in Auto and Timed modes. Initialized to 7'00 (Disabled). |                                     |                                         |               |               |            |            |      |         |      |         |           |           |      |      |

| Device Setup 1 Register          |                                                                              |      |                                                                                                                                                                                                                                                                |             |               |             |     |     |     |     |                           | Access: |            | Read/Write |           |           |  |
|----------------------------------|------------------------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------|-------------|-----|-----|-----|-----|---------------------------|---------|------------|------------|-----------|-----------|--|
| 9'hxx Addr:                      |                                                                              |      |                                                                                                                                                                                                                                                                |             | Page (binary) |             |     |     |     |     | Register Address (binary) |         |            |            |           |           |  |
| Address Range:                   |                                                                              | 092  |                                                                                                                                                                                                                                                                |             |               | 010 01 0010 |     |     |     |     |                           |         |            |            |           |           |  |
| <b>Description</b> Default value | Description Default values are shown below, as are descriptions of each bit. |      |                                                                                                                                                                                                                                                                |             |               |             |     |     |     |     |                           |         |            |            |           |           |  |
| ADDR                             | 15                                                                           | 14   | 13                                                                                                                                                                                                                                                             | 12          | 11            | 10          | 9   | 8   | 7   | 6   | 5                         | 4       | 3          | 2          | 1         | 0         |  |
| 092                              | Reserved                                                                     |      | CMX<br>1P2M                                                                                                                                                                                                                                                    | NO_<br>TREG | WP5           | WP4         | WP3 | WP2 | WP1 | WP0 | WSCN                      | SCAN    | G2<br>FUNC | G1<br>FUNC | G2<br>MOD | G1<br>MOD |  |
|                                  | 0                                                                            | 0    | 0                                                                                                                                                                                                                                                              | 0           | 0             | 0           | 0   | 0   | 0   | 0   | 0                         | 0       | 0          | 0          | 0         | 0         |  |
|                                  | G1MOD<br>G2MOD                                                               |      | GPIO Port Mode Select. This bit sets the operation of the GPIO port. G1MOD, G2MOD = 0 Selects Input G1MOD, G2MOD = 1 Selects Output                                                                                                                            |             |               |             |     |     |     |     |                           |         |            |            |           |           |  |
|                                  | G1FUNC                                                                       |      | GPIO1 Port Output Function. This bit activates the Special Output Function for the GPIO1 Port.  G1FUNC = 0; Normal Output Operation  G1FUNC = 1; Special Output. GPIO1 Outputs result of NORing all Fault Status bits, Output selected by the GPIO Fault Mask. |             |               |             |     |     |     |     |                           |         |            |            |           |           |  |
|                                  | G2FUNC                                                                       |      | GPIO2 Port Output Function. This bit activates the Special Output Functions for the GPIO2 Port.  G2FUNC = 0; Normal Output Operation  G2FUNC = 1; GPIO2 Special Output signal selected by G2F[4:1] bits (Device Setup 2 Register).                             |             |               |             |     |     |     |     |                           |         |            |            |           |           |  |
|                                  | SCAN                                                                         |      | Scan Continuous mode. This bit is set in response to a Scan Continuous command and cleared by a Scan Inhibit command. It can also be set/cleared by writing to the bit.                                                                                        |             |               |             |     |     |     |     |                           |         |            |            |           |           |  |
|                                  | WSCN                                                                         |      | Set wire scan current on time. Set to "0" for 1.5ms on time. Set to "1" for 5ms on time.                                                                                                                                                                       |             |               |             |     |     |     |     |                           |         |            |            |           |           |  |
|                                  | WP5:0                                                                        |      | <b>Watchdog disable password.</b> Set these bits to 6'h3A (111010) before the watchdog can be disabled. Disable watchdog by writing 7'h00 to the watchdog bits.                                                                                                |             |               |             |     |     |     |     |                           |         |            |            |           |           |  |
|                                  | NO_TREG                                                                      |      | No Temp Reg Output. This bit, when set to "1" turns off the TEMPREG output during Measure Temperature Command Only.                                                                                                                                            |             |               |             |     |     |     |     |                           |         |            |            |           |           |  |
|                                  | CMX1                                                                         | IP2M | Scan Cell MUX timing. Set to "0", "Scan Cell MUX" bias current is on for 0.5ms Set to "1", "Scan Cell MUX" bias current is on for 1.25ms.                                                                                                                      |             |               |             |     |     |     |     |                           |         |            |            |           |           |  |

R16DS0179EU0100 Rev.1.00 Aug 24, 2021

|                                  |                          |                     |                                                                                                                                            | Dev                                                                                                       | rice Setup              | 2 Registe    | er                       |              |                              |                                 |             | Acc          | ess:        | ı           | Read/Writ     | е         |
|----------------------------------|--------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------|--------------|--------------------------|--------------|------------------------------|---------------------------------|-------------|--------------|-------------|-------------|---------------|-----------|
|                                  |                          |                     | 9'hxx                                                                                                                                      | Addr:                                                                                                     |                         |              | F                        | Page (bina   | ry)                          |                                 |             | Register     | Address (   | (binary)    |               |           |
| Address                          | Range:                   | 093                 |                                                                                                                                            |                                                                                                           |                         |              | 010                      |              |                              | 01 0011                         |             |              |             |             |               |           |
| <b>Description</b> Default value | <b>n</b><br>ues are shov | vn below, as        | s are descri                                                                                                                               | ptions of e                                                                                               | each bit.               | •            | •                        |              |                              |                                 |             |              |             |             |               |           |
| ADDR                             | 15                       | 14                  | 13                                                                                                                                         | 12                                                                                                        | 11                      | 10           | 9                        | 8            | 7                            | 6                               | 5           | 4            | 3           | 2           | 1             | 0         |
| 093                              | FFSN                     | FFSP                | TMUX                                                                                                                                       | DP2                                                                                                       | G2F4                    | G2F3         | G2F2                     | G2F1         | G2VAL                        | G1VAL                           | TAV2        | TAV1         | TAV0        | CAV2        | CAV1          | CAV0      |
|                                  | 0                        | 0                   | 0                                                                                                                                          | 0                                                                                                         | 0                       | 0            | 0                        | 0            | 0                            | 0                               | 0           | 0            | 0           | 0           | 0             | 0         |
|                                  | CA                       | NV2,<br>NV1,<br>NV0 |                                                                                                                                            |                                                                                                           | nction set              | -            | ell Voltage              | Averaging    |                              |                                 |             |              |             |             |               |           |
|                                  | TA                       | V2,<br>V1,<br>V0    | -                                                                                                                                          | emperature averaging function setup. See Daisy Chain Upper Port Control efault value is 0 (no averaging). |                         |              |                          |              |                              |                                 |             |              |             |             |               |           |
|                                  | G1                       | VAL                 |                                                                                                                                            | -                                                                                                         |                         |              | D bit = 1 ai<br>0, GPIO1 |              |                              | set to "0", th                  | e GPIO1 p   | in output r  | eflects the | setting of  | this bit.     |           |
|                                  | G2                       | VAL                 | pin outpu                                                                                                                                  | t reflects t                                                                                              | he setting              | of this bit. | D bit = 1 a              |              |                              | set to "0" (or                  | in cases o  | of the GPIC  | O2 Special  | Output se   | ettings), the | e GPIO2   |
|                                  | G                        | 2F1                 | GPIO2 Mode Select. These bits select the special output function of the GPIO2 pin, when the G2MOD bit = 1 and the G2FUNC bit is set to "1" |                                                                                                           |                         |              |                          |              |                              |                                 |             |              |             |             |               |           |
|                                  |                          | 2F2<br>2F3          | G2F4                                                                                                                                       | G2F3                                                                                                      | G2F2                    | G2F1         |                          |              |                              |                                 | Opera       | tion         |             |             |               |           |
|                                  |                          | 2F4                 | 0                                                                                                                                          | 0                                                                                                         | 0                       | 0            | Output c                 | ontrolled b  | y G2VAL bit                  | t.                              |             |              |             |             |               |           |
|                                  |                          |                     | 0                                                                                                                                          | 0                                                                                                         | 0                       | 1            | Output is                | a short pu   | ulse at the s                | tart of the vo                  | oltage mea  | surement     | part of the | scan oper   | ation.        |           |
|                                  |                          |                     | 0                                                                                                                                          | 0                                                                                                         | 1                       | 0            |                          | • .          |                              | sing edge at<br>the end of t    |             |              | ge measur   | ement par   | t of the sc   | an        |
|                                  |                          |                     | Other Co                                                                                                                                   | mbination                                                                                                 | S                       |              | Output c                 | ontrolled b  | y G2VAL bit                  | t.                              |             |              |             |             |               |           |
|                                  | D                        | P2                  |                                                                                                                                            |                                                                                                           | r Port fun<br>pper Port |              | bit is set t             | o "1" to dis | sable the Da                 | aisy Chain u                    | pper port.  | Default is " | 0" (Daisy 0 | Chain uppe  | er port ena   | ibled).   |
|                                  | TM                       | 1UX                 | TMUX Control bit.                                                                                                                          |                                                                                                           |                         |              |                          |              |                              |                                 |             |              |             |             |               |           |
|                                  | FF                       | SP                  |                                                                                                                                            | -                                                                                                         |                         |              |                          |              | gs forced to<br>the output r | 14'h7FFC. <i>i</i><br>egisters. | All tempera | ature scan   | readings fo | orced to 14 | 4'hFFFC. N    | Note that |

| Device Setup 2 Register                                                                                                                                                                    | Access:                | Read/Write                   |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------------|--|--|--|--|--|
| FFSN Force ADC input to Full Scale Negative. All cell scan readings forced to 14'h8000. All temperature these values are each shifted left by two bits when loaded to the output registers | ature scan readings fo | orced to 14'h0000. Note that |  |  |  |  |  |
| Note: The ADC input functions normally if both FFSN and FFSP are set to "1", but this setting is not supported.                                                                            |                        |                              |  |  |  |  |  |

|                     |                                                                                                                                                                                        | User Regi                     | sters                                                                      |                           | Access: | Read/Write |  |  |  |  |  |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------------------------------------------------------|---------------------------|---------|------------|--|--|--|--|--|
| Address Range       | 9'hxx Ad                                                                                                                                                                               | dr:                           | Page (binary)                                                              | Register Address (binary) |         |            |  |  |  |  |  |
|                     | 094 to 09                                                                                                                                                                              | 5                             | 010                                                                        | 01 0100                   |         |            |  |  |  |  |  |
| 32 bits of register | scription bits of register space available for user data. The contents have no effect on the operation of the RAA489204. ese registers are included in the register checksum function. |                               |                                                                            |                           |         |            |  |  |  |  |  |
| ADDR                |                                                                                                                                                                                        |                               |                                                                            |                           |         |            |  |  |  |  |  |
| 094 User I          | Register 1                                                                                                                                                                             | 16 bits of register space ava | 16 bits of register space available for user data. Default value 16'h0000. |                           |         |            |  |  |  |  |  |
| 095 User I          | Register 2                                                                                                                                                                             | 16 bits of register space ava | ilable for user data. Defau                                                | It value 16'h0000.        |         |            |  |  |  |  |  |

CRAT1

communications system. See Table 12.

|                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |             |            | Co                                           | mms Setu    | p Registe     | r           |              |              |              |             | Acc         | ess:       | Re            | ead O | nly        |
|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------|----------------------------------------------|-------------|---------------|-------------|--------------|--------------|--------------|-------------|-------------|------------|---------------|-------|------------|
| Address R                                                                                   | ange:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 9'hxx Add   | dr:        |                                              |             |               | Page (bi    | nary)        |              | Register A   | Address (k  | oinary)     |            | l             |       |            |
|                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 096         |            |                                              |             |               | 010         | 01 0110      |              |              |             |             |            |               |       |            |
| <b>Descriptio</b><br>This registe                                                           | <b>n</b><br>er provides st                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ate of comm | nunicatior | ns and Daisy                                 | Chain cor   | nditions.     |             |              |              |              |             |             |            |               |       |            |
| ADDR                                                                                        | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 14          | 13         | 12                                           | 11          | 10            | 9           | 8            | 7            | 6            | 5           | 4           | 3          | 2             | 1     | 0          |
| 096                                                                                         | CRAT1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CRAT0       | 0          | CMOD                                         | SIZE4       | SIZE3         | SIZE2       | SIZE1        | SIZE0        | ADD4         | ADD3        | ADD2        | ADD1       | ADD0          | 1     | DR<br>MODE |
|                                                                                             | DRM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | IODE        | DataRe     | eady Mode.                                   | Indicates t | the condition | on of the D | TRDYMOD      | E pin (pin 4 | 16 on the 64 | pin parts). |             |            |               |       |            |
|                                                                                             | AD<br>AD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | D3          | comma      | stack addr<br>and. The residence by the user | ulting addr | ess is store  |             |              |              |              |             |             |            |               |       |            |
|                                                                                             | ADD2 ADD3 ADD4  SIZE0 SIZE1 SIZE2 SIZE3 SIZE4  be read by the user but not written.  be read by the user but not written.  Device stack size (Top stack device address). Corresponds to the number of devices in the stack. The stack size is determined automatic the stack devices in response to an Roll Call command. The resulting number is stored in SIZE[4:0] and is used internally for communication paring and sequencing. The stack size can be read by the user but not written. |             |            |                                              |             |               |             |              |              |              |             |             |            |               |       |            |
| CMOD Comm Mode: A "1" indicates SPI communications. A "0" indicates a Daisy Chained device. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |             |            |                                              |             |               |             |              |              |              |             |             |            |               |       |            |
|                                                                                             | CR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | AT0         | Comm       | unications                                   | rate bits.  | These bits    | reflect the | state of the | COMMRA       | TE0, COMM    | IRATE1 pir  | ns and dete | ermine the | bit rate of t | he Da | sy Chair   |

|            | Serial Number Access: Read Only |                                                                                                                                                                         |                           |                         |                     |         |  |  |  |  |  |
|------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------|---------------------|---------|--|--|--|--|--|
| Address    | Range:                          | 9'hxx Ad                                                                                                                                                                | ir:                       | Page (binary)           | Register Address (k | oinary) |  |  |  |  |  |
|            |                                 | 097 to 09                                                                                                                                                               | )                         | 010                     | 01 0111 to 01 1001  |         |  |  |  |  |  |
| time but o | serial numl                     | on erial number programmed in nonvolatile memory during factory test is mirrored to these 3 x 16 bit registers. The serial number can be read at any an not be written. |                           |                         |                     |         |  |  |  |  |  |
| ADDR       |                                 |                                                                                                                                                                         |                           |                         |                     |         |  |  |  |  |  |
| 097        | Serial N                        | umber 1                                                                                                                                                                 | User Serial Number[15:0]  | ser Serial Number[15:0] |                     |         |  |  |  |  |  |
| 098        | Serial N                        | umber 2                                                                                                                                                                 | User Serial Number[31:16] |                         |                     |         |  |  |  |  |  |
| 099        | Serial No                       | umber 3                                                                                                                                                                 | User Serial Number[47:32] |                         |                     |         |  |  |  |  |  |

|            |                |              |           |                          | Trim Volt   | ages        |           |             |            |             |             | Acc          | ess: |     | Read Only | /   |
|------------|----------------|--------------|-----------|--------------------------|-------------|-------------|-----------|-------------|------------|-------------|-------------|--------------|------|-----|-----------|-----|
| Address Ra | ange:          | 9'hxx Ad     | ddr:      |                          |             |             | Page (b   | inary)      |            | Register    | Address     | (binary)     |      |     |           |     |
|            |                | 09A          |           |                          |             |             | 010       |             |            | 01 1010     |             |              |      |     |           |     |
| The nomina | ıl cell voltag | e is prograr | nmed into | nonvolatile              | memory d    | uring facto |           | escription  | the Trim V | oltage regi | ster at pow | /er-up.      |      |     |           |     |
| ADDR       | 15             | 14           | 13        | 12                       | 11          | 10          | 9         | 8           | 7          | 6           | 5           | 4            | 3    | 2   | 1         | 0   |
| 09A        |                |              | _         | Rese                     | rved        |             |           | <u>'</u>    | TV7        | TV6         | TV5         | TV4          | TV3  | TV2 | TV1       | TV0 |
|            | 0              | 0            | 0         | 0                        | 0           | 0           | 0         | 0           |            |             |             |              |      |     |           |     |
|            | TV             | 77:0         | LSB =     | oltage. The 0.1V). The p | arts are ac | ditionally  | marked wi | th the trim | voltage by | the additio | n of a two  | digit code t |      | -   |           | -   |

|                | Cell Fault Mask Register | r             |                    | Access: | Read/Write |
|----------------|--------------------------|---------------|--------------------|---------|------------|
| Address Range: | 9'hxx Addr:              | Page (binary) | Register Address ( | binary) |            |
|                | 09B                      | 010           | 01 1011            |         |            |

#### Description

This register masks off any overvoltage or undervoltage fault conditions for Cell 2 to Cell14 (respectively). "1" indicates the faults are disabled for this cell. "0" indicates that fault testing is ON. The main use of this register is to prevent faults on cells that are designated as "bus bars", which may be low voltage or negative. Cell1 cannot be masked. Default value is zero (16'h0000).

| ADDR | 15   | 14   | 13        | 12        | 11        | 10        | 9         | 8        | 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|------|------|------|-----------|-----------|-----------|-----------|-----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| 09B  | Rese | rved | CFM<br>14 | CFM<br>13 | CFM<br>12 | CFM<br>11 | CFM<br>10 | CFM<br>9 | CFM<br>8 | CFM<br>7 | CFM<br>6 | CFM<br>5 | CFM<br>4 | CFM<br>3 | CFM<br>2 | CFM<br>1 |
|      |      |      | 0         | 0         | 0         | 0         | 0         | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |

|         | MISR Checks | um Regi | sters         |                           | Access:      | Read Only |  |  |
|---------|-------------|---------|---------------|---------------------------|--------------|-----------|--|--|
| Address | 9'hxx Addr: |         | Page (binary) | Register Address (binary) |              |           |  |  |
| Range:  | 09C to 09E  |         | 010           | 01 1100                   | ) to 01 1110 |           |  |  |

#### Description

The 24-bit CALCULATED EEPROM MISR CHECKSUM value is calculated on the contents of the shadow registers each time the shadow registers are loaded from EEPROM. The resulting number must equal the factory programmed 24-bit EEPROM MISR CHECKSUM value to ensure no data corruption of the shadow register space. This check is performed automatically with each scan. Additionally, the check my be performed manually by the user comparing the contents of MISR EEPROM CHECKSUM and the CALCULATED MISR EEPROM CHECKSUM values.

| ADDR |                                                                                                                                                                                                                                 |    |    |                         |    |          |          |           |           |    |   |   |   |   |   |   |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|-------------------------|----|----------|----------|-----------|-----------|----|---|---|---|---|---|---|
| 09C  |                                                                                                                                                                                                                                 |    |    | JM [15:0]<br>the factor |    | nmed EEI | PROM M   | IISR chec | ksum valu | e. |   |   |   |   |   |   |
| 09D  |                                                                                                                                                                                                                                 |    |    | MISR CHE                |    |          | SR check | ksum valu | e.        |    |   |   |   |   |   |   |
|      | 15                                                                                                                                                                                                                              | 14 | 13 | 12                      | 11 | 10       | 9        | 8         | 7         | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
| 09E  | EEPROM MISR CHECKSUM [23:16]  This is the upper 16 bits of the factory programmed EEPROM MISR Checksum value.  CALCULATED EEPROM MISR CHECKSUM [23:16]  This is the upper 16 bits of the calculated EEPROM MISR Checksum value. |    |    |                         |    |          |          |           |           |    |   |   |   |   |   |   |

## 14.3 Cell Balance Registers

|                | Cell Balance V | alue R | egisters         |                    | Access: | Read Only |
|----------------|----------------|--------|------------------|--------------------|---------|-----------|
| Address Range: | 9'hxx Addr:    |        | Register Address | (binary)           |         |           |
|                | 0A0 to 0AD     |        | 010              | 10 0000 to 10 1101 | I       |           |

#### Description

These registers are loaded with a value related to change in SOC desired for each cell. This values are then used during Auto Balance mode. The value in the register is decremented with each successive ADC sample until a zero value is reached. The registers are cleared at device power-up or by a Reset command. See Auto Balance Mode.

| ADDR |                       |                                                  |
|------|-----------------------|--------------------------------------------------|
| 0A0  | Cell 1 Balance Value  | Cell 1 Balance Value[15:0]. Default = 16'h0000.  |
| 0A1  | Cell 2 Balance Value  | Cell 2 Balance Value[15:0]. Default = 16'h0000.  |
| 0A2  | Cell 3 Balance Value  | Cell 3 Balance Value[15:0]. Default = 16'h0000.  |
| 0A3  | Cell 4 Balance Value  | Cell 4 Balance Value[15:0]. Default = 16'h0000.  |
| 0A4  | Cell 5 Balance Value  | Cell 5 Balance Value[15:0]. Default = 16'h0000.  |
| 0A5  | Cell 6 Balance Value  | Cell 6 Balance Value[15:0]. Default = 16'h0000.  |
| 0A6  | Cell 7 Balance Value  | Cell 7 Balance Value[15:0]. Default = 16'h0000.  |
| 0A7  | Cell 8 Balance Value  | Cell 8 Balance Value[15:0]. Default = 16'h0000.  |
| 0A8  | Cell 9 Balance Value  | Cell 9 Balance Value[15:0]. Default = 16'h0000.  |
| 0A9  | Cell 10 Balance Value | Cell 10 Balance Value[15:0]. Default = 16'h0000. |
| 0AA  | Cell 11 Balance Value | Cell 11 Balance Value[15:0]. Default = 16'h0000. |
| 0AB  | Cell 12 Balance Value | Cell 12 Balance Value[15:0]. Default = 16'h0000. |
| 0AC  | Cell 13 Balance Value | Cell 13 Balance Value[15:0]. Default = 16'h0000. |
| 0AD  | Cell 14 Balance Value | Cell 14 Balance Value[15:0]. Default = 16'h0000. |

|                | Cell Ba     | lance Sta | atus Registers |                        | Access: | Read Only |
|----------------|-------------|-----------|----------------|------------------------|---------|-----------|
| Address Range: | 9'hxx Addr: |           | Page (binary)  | Register Address (bina | ary)    |           |
|                | 0B0 to 0BD  |           | 010            | 11 0000 to 10 1101     |         |           |

#### Description

Balance Status 1 register is used for Timed and Manual Mode selection.

Balance Status 2 to Balance Status 14 are used for Auto Balance Mode.

Bit 0 is the LSB, Bit 13 is the MSB.

Cell 1 to Cell 14 balance control, respectively. A bit set to 1 enables balance control (turns FET on) of the corresponding cell. Writing this bit enables balance output for the current incidence of the Balance Status register for the cells corresponding to the particular bits, depending on the condition of BEN in the Balance Setup register. Read this bit to determine the current status of each cell's balance control.

In Auto Balance mode, the RAA489204 controls the cell balance outputs based on bits set in the Balance Status registers. The operation begins with the value set in Balance Status 1 controlling the balance outputs. For the second Auto Balance cycle, the operation uses the contents of Balance Status 2; for the third auto balance cycle, the operation uses the contents of Balance Status 3, and the operation continues until a Balance Status Register contains a value of zero. In this case, the operation wraps back to Balance Status 1 and the pattern repeats.

| ADDR |                                | 15   | 14    | 13    | 12    | 11    | 10    | 9     | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|--------------------------------|------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|
|      | n = Balance Status,<br>1 to 14 | Rese | erved | BnC14 | BnC13 | BnC12 | BnC11 | BnC10 | BnC8 | BnC8 | BnC7 | BnC6 | BnC5 | BnC4 | BnC3 | BnC2 | BnC1 |
| 0B0  | Balance Status 1               | 0    | 0     | 0     | 0     | 0     | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| 0B1  | Balance Status 2               | 0    | 0     | 0     | 0     | 0     | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| 0B2  | Balance Status 3               | 0    | 0     | 0     | 0     | 0     | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| 0B3  | Balance Status 4               | 0    | 0     | 0     | 0     | 0     | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| 0B4  | Balance Status 5               | 0    | 0     | 0     | 0     | 0     | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| 0B5  | Balance Status 6               | 0    | 0     | 0     | 0     | 0     | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| 0B6  | Balance Status 7               | 0    | 0     | 0     | 0     | 0     | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| 0B7  | Balance Status 8               | 0    | 0     | 0     | 0     | 0     | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| 0B8  | Balance Status 9               | 0    | 0     | 0     | 0     | 0     | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| 0B9  | Balance Status 10              | 0    | 0     | 0     | 0     | 0     | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| 0BA  | Balance Status 11              | 0    | 0     | 0     | 0     | 0     | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| 0BB  | Balance Status 12              | 0    | 0     | 0     | 0     | 0     | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| 0BC  | Balance Status 13              | 0    | 0     | 0     | 0     | 0     | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| 0BD  | Balance Status 14              | 0    | 0     | 0     | 0     | 0     | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

R16DS0179EU0100 Rev.1.00 Aug 24, 2021

# 14.4 Register Map

| Page <sup>[1]</sup> | Addr    | Write<br>10'h | Read<br>10'h | Register<br>Name                                         | Bit<br>15   | Bit<br>14 | Bit<br>13 | Bit<br>12 | Bit<br>11 | Bit<br>10 | Bit<br>9 | Bit<br>8 | Bit<br>7 | Bit<br>6 | Bit<br>5 | Bit<br>4 | Bit<br>3 | Bit<br>2 | Bit<br>1 | Bit<br>0 |
|---------------------|---------|---------------|--------------|----------------------------------------------------------|-------------|-----------|-----------|-----------|-----------|-----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| 001                 | 00 0000 | 240           | 040          | Cell Setup                                               | 0           | 0         | C14       | C13       | C12       | C11       | C10      | C9       | C8       | C7       | C6       | C5       | C4       | С3       | C2       | C1       |
|                     | 00 0001 |               | 041          | Cell 1 Voltage                                           | SIGN1       | CELL      | 1 Volta   | ge[14:0]  | ]         | I         | 11       |          | l        |          |          | 1        |          |          | l        | -        |
|                     | 00 0010 |               | 042          | Cell 2 Voltage                                           | SIGN2       | CELL      | 2 Volta   | ge[14:0]  | ]         |           |          |          |          |          |          |          |          |          |          |          |
|                     | 00 0011 |               | 043          | Cell 3 Voltage                                           | SIGN3       | CELL      | 3 Volta   | ge[14:0]  | ]         |           |          |          |          |          |          |          |          |          |          |          |
|                     | 00 0100 |               | 044          | Cell 4 Voltage                                           | SIGN4       | CELL      | 4 Volta   | ge[14:0]  | ]         |           |          |          |          |          |          |          |          |          |          |          |
|                     | 00 0101 |               | 045          | Cell 5 Voltage                                           | SIGN5       | CELL      | 5 Volta   | ge[14:0]  | ]         |           |          |          |          |          |          |          |          |          |          |          |
|                     | 00 0110 |               | 046          | Cell 6 Voltage                                           | SIGN6       | CELL      | 6 Volta   | ge[14:0]  | ]         |           |          |          |          |          |          |          |          |          |          |          |
|                     | 00 0111 |               | 047          | Cell 7 Voltage                                           | SIGN7       | CELL      | 7Voltaç   | je[14:0]  |           |           |          |          |          |          |          |          |          |          |          |          |
|                     | 00 1000 |               | 048          | Cell 8 Voltage                                           | SIGN8       | CELL      | 8 Volta   | ge[14:0]  | ]         |           |          |          |          |          |          |          |          |          |          |          |
|                     | 00 1001 |               | 049          | Cell 9 Voltage                                           | SIGN9       | CELL      | 9 Volta   | ge[14:0]  | ]         |           |          |          |          |          |          |          |          |          |          |          |
|                     | 00 1010 |               | 04A          | Cell 10 Voltage                                          | SIGN10      | CELL      | 10 Volt   | age[14:   | 0]        |           |          |          |          |          |          |          |          |          |          |          |
|                     | 00 1011 |               | 04B          | Cell 11 Voltage                                          | SIGN11      | CELL      | 11 Volt   | age[14:0  | 0]        |           |          |          |          |          |          |          |          |          |          |          |
|                     | 00 1100 |               | 04C          | Cell 12 Voltage                                          | SIGN12      | CELL      | 12 Volt   | age[14:   | 0]        |           |          |          |          |          |          |          |          |          |          |          |
|                     | 00 1101 |               | 04D          | Cell 13 Voltage                                          | SIGN13      | CELL      | 13 Volt   | age[14:   | 0]        |           |          |          |          |          |          |          |          |          |          |          |
|                     | 00 1110 |               | 04E          | Cell 14 Voltage                                          | SIGN14      | CELL      | 14 Volt   | age[14:   | 0]        |           |          |          |          |          |          |          |          |          |          |          |
|                     | 01 0000 |               | 050          | PACK Voltage                                             | PACK Volt   | age[15:   | 0]        |           |           |           |          |          |          |          |          |          |          |          |          |          |
|                     | 10 0000 |               | 060          | IC<br>Temperature                                        | Internal Te | mperat    | ure[15:(  | )]        |           |           |          |          |          |          |          |          |          |          |          |          |
|                     | 10 0001 |               | 061          | External Temperature Input 1 Voltage (ExT1 pin)          | ExT1 Volta  | age[15:0  | 0]        |           |           |           |          |          |          |          |          |          |          |          |          |          |
|                     | 10 0010 |               | 062          | External<br>Temperature<br>Input 2 Voltage<br>(ExT2 pin) | ExT2 Volta  | age[15:0  | 0]        |           |           |           |          |          |          |          |          |          |          |          |          |          |

| Page <sup>[1]</sup> | Addr    | Write<br>10'h | Read<br>10'h | Register<br>Name                                         | Bit<br>15  | Bit<br>14 | Bit<br>13 | Bit<br>12 | Bit<br>11 | Bit<br>10 | Bit<br>9 | Bit<br>8  | Bit<br>7 | Bit<br>6 | Bit<br>5 | Bit<br>4 | Bit<br>3 | Bit<br>2 | Bit<br>1 | Bit<br>0 |
|---------------------|---------|---------------|--------------|----------------------------------------------------------|------------|-----------|-----------|-----------|-----------|-----------|----------|-----------|----------|----------|----------|----------|----------|----------|----------|----------|
|                     | 10 0011 |               | 063          | External<br>Temperature<br>Input 3 Voltage<br>(ExT3 pin) | ExT3 Volta | age[15:(  | 0]        |           |           |           |          |           |          |          |          |          |          |          |          | •        |
|                     | 10 0100 |               | 064          | External<br>Temperature<br>Input 4 Voltage<br>(ExT4 pin) | ExT4 Volta | age[15:(  | 0]        |           |           |           |          |           |          |          |          |          |          |          |          |          |
|                     | 10 0101 |               | 065          | Not Defined                                              | Not Define | ed (Igno  | re the c  | ontents   | of this i | register  | )        |           |          |          |          |          |          |          |          |          |
|                     | 10 0110 |               | 066          | Not Defined                                              | Not Define | ed (Igno  | re the c  | ontents   | of this i | register  | )        |           |          |          |          |          |          |          |          |          |
|                     | 10 0111 |               | 067          | GPIO1 Input<br>Voltage                                   | GPIO1 Vo   | ltage[15  | 5:0]      |           |           |           |          |           |          |          |          |          |          |          |          |          |
|                     | 10 1000 |               | 068          | GPIO2 Input<br>Voltage                                   | GPIO2 Vo   | ltage[15  | 5:0]      |           |           |           |          |           |          |          |          |          |          |          |          |          |
|                     | 11 0000 |               | 070          | Reference<br>Voltage                                     | VREF2 (se  | econdar   | y refere  | ence) Vo  | oltage[1  | 5:0]      |          |           |          |          |          |          |          |          |          |          |
|                     | 11 0001 | 271           | 071          | Scan Count                                               |            |           | DSN<br>5  | DSN<br>4  | DSN<br>3  | DSN<br>2  | DSN<br>1 | DS<br>N 0 |          |          | MS<br>N5 | MS<br>N4 | MS<br>N3 | MS<br>N2 | MS<br>N1 | MS<br>N0 |

RAA489204 Datasheet

<sup>1.</sup> Multi-register Reads on Page 1 automatically skip unused addresses. (It does not skip "Not Defined" addresses.)

R16DS0179EU0100 Rev.1.00 Aug 24, 2021

| Page | Addr    | Write<br>10'h | Read<br>10'h | Register<br>Name              | Bit<br>15 | Bit<br>14 | Bit<br>13      | Bit<br>12      | Bit<br>11      | Bit<br>10      | Bit<br>9       | Bit<br>8      | Bit<br>7      | Bit<br>6      | Bit<br>5      | Bit<br>4      | Bit<br>3      | Bit<br>2      | Bit<br>1      | Bit<br>0      |
|------|---------|---------------|--------------|-------------------------------|-----------|-----------|----------------|----------------|----------------|----------------|----------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
| 010  | 00 0000 | 280           | 080          | Fault Status                  | ITW<br>FG | CMX       | TMX            | REG            | REF            | PAR            | OV<br>SS       | OV<br>BAT     | OW            | UV            | OV            | ОТ            | WD<br>GF      | OS<br>CF      | 0             | BUF<br>ERR    |
|      | 00 0001 | 281           | 081          | Overvoltage<br>Fault          |           |           | OF<br>14       | OF<br>13       | OF<br>12       | OF<br>11       | OF<br>10       | OF<br>9       | OF<br>8       | OF<br>7       | OF<br>6       | OF<br>5       | OF<br>4       | OF<br>3       | OF<br>2       | OF<br>1       |
|      | 00 0010 | 282           | 082          | Undervoltage<br>Fault         |           |           | UF<br>14       | UF<br>13       | UF<br>12       | UF<br>11       | UF<br>10       | UF<br>9       | UF<br>8       | UF<br>7       | UF<br>6       | UF<br>5       | UF<br>4       | UF<br>3       | UF<br>2       | UF<br>1       |
|      | 00 0011 | 283           | 083          | Open Wire<br>Fault            |           | OW<br>C14 | OW<br>C13      | OW<br>C12      | OW<br>C11      | OW<br>C10      | OW<br>C9       | OW<br>C8      | OW<br>C7      | OW<br>C6      | OW<br>C5      | OW<br>C4      | OW<br>C3      | OW<br>C2      | OW<br>C1      | OW<br>C0      |
|      | 00 0100 | 284           | 084          | Over-<br>Temperature<br>Fault |           |           |                | OWT<br>4       | OWT<br>3       | OWT<br>2       | OWT<br>1       | G2T<br>F      | G1T<br>F      |               |               | OTF<br>4      | OTF<br>3      | OTF<br>2      | OTF<br>1      | OT<br>IT      |
|      | 00 0101 | 285           | 085          | General Fault<br>Status       |           |           |                |                |                |                |                |               |               |               |               |               | P1<br>PAR     | EE<br>PAR     | BUF<br>O      | BUF<br>U      |
|      | 00 0110 | 286           | 086          | Fault Setup                   | TST<br>G2 | TST<br>G1 |                |                | TST<br>E4      | TST<br>E3      | TST<br>E2      | TST<br>E1     | TST<br>IT     | TOT<br>2      | TOT<br>1      | TOT<br>0      | SCN<br>3      | SCN<br>2      | SCN<br>1      | SCN<br>0      |
|      | 00 0111 | 287           | 087          | Overvoltage<br>Limit          | SIG<br>N  | OV Lir    | nit Volta      | ge[14:0]       |                | 1              |                | 1             |               |               | 1             | 1             |               |               |               | 1             |
|      | 00 1000 | 288           | 088          | Undervoltage<br>Limit         | SIG<br>N  | UV Lir    | nit Volta      | ge[14:0]       |                |                |                |               |               |               |               |               |               |               |               |               |
|      | 00 1001 | 289           | 089          | External<br>Temp Limit        | ExTn      | Over Ter  | mp Limit       | Voltage        | [15:0]         |                |                |               |               |               |               |               |               |               |               |               |
|      | 00 1010 | 28A           | 08A          | FAULT Pin<br>Mask             | IT<br>WFG | CMX       | TMX            | REG            | REF            | PAR            | OV<br>SS       | O<br>VBA<br>T | OW            | UV            | OV            | ОТ            | WD<br>GF      | OS<br>CF      |               | BUF<br>F      |
|      | 00 1011 | 28B           | 08B          | GPIO1 Fault<br>Mask           | IT<br>WFG | CMX       | TMX            | REG            | REF            | PAR            | OV<br>SS       | OV<br>BAT     | OW            | UV            | OV            | ОТ            | WD<br>GF      | OSC<br>F      |               | BUF<br>F      |
|      | 00 1100 | 28C           | 08C          | Internal Temp<br>Warning      | Interna   | al Over-  | Tempera        | iture Wa       | rning Th       | reshold[       | 15:0]          | 1             |               |               | 1             | 1             |               | 1             |               |               |
|      | 00 1101 | 28D           | 08D          | Internal Temp<br>Limit        | Interna   | al Over-  | Tempera        | iture Lim      | it Thres       | hold[15:       | 0]             |               |               |               |               |               |               |               |               |               |
|      | 00 1110 |               | 08E          | Cell Balance<br>Enabled       |           |           | CB<br>EN<br>14 | CB<br>EN<br>13 | CB<br>EN<br>12 | CB<br>EN<br>11 | CB<br>EN<br>10 | CB<br>EN<br>9 | CB<br>EN<br>8 | CB<br>EN<br>7 | CB<br>EN<br>6 | CB<br>EN<br>5 | CB<br>EN<br>4 | CB<br>EN<br>3 | CB<br>EN<br>2 | CB<br>EN<br>1 |

| Page | Addr    | Write<br>10'h | Read<br>10'h | Register<br>Name          | Bit<br>15 | Bit<br>14 | Bit<br>13       | Bit<br>12       | Bit<br>11 | Bit<br>10 | Bit<br>9  | Bit<br>8  | Bit<br>7  | Bit<br>6  | Bit<br>5  | Bit<br>4 | Bit<br>3       | Bit<br>2       | Bit<br>1  | Bit<br>0       |
|------|---------|---------------|--------------|---------------------------|-----------|-----------|-----------------|-----------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|----------|----------------|----------------|-----------|----------------|
|      | 01 0000 | 290           | 090          | Cell Balance<br>Setup     | Reser     | ved       |                 |                 |           |           |           | IBAL      | EOB       | BDD<br>S  | BEN       | BWT<br>2 | BWT<br>1       | BWT<br>0       | BMD<br>1  | BMD<br>0       |
|      | 01 0001 | 291           | 091          | Watchdog/Bal<br>ance Time |           | BTM<br>6  | BTM<br>5        | BTM<br>4        | BTM<br>3  | BTM<br>2  | BTM<br>1  | BTM<br>0  | WD<br>G7  | WD<br>G6  | WD<br>G5  | WD<br>G4 | WD<br>G3       | WD<br>G2       | WD<br>G1  | WD<br>G0       |
|      | 01 0010 | 292           | 092          | Device Setup<br>1         |           |           | CMX<br>1P2<br>M | NO_<br>TRE<br>G | WP<br>5   | WP<br>4   | WP<br>3   | WP<br>2   | WP<br>1   | WP<br>0   | WSC<br>N  | SCA<br>N | G2<br>FU<br>NC | G1<br>FU<br>NC | G2<br>MOD | G1<br>MOD      |
|      | 01 0011 | 293           | 093          | Device Setup<br>2         | FFS<br>N  | FFS<br>P  | TMU<br>X        | DP2             | G2F<br>4  | G2F<br>3  | G2F<br>2  | G2F<br>1  | G2<br>VAL | G1<br>VAL | TAV<br>2  | TAV<br>1 | TAV<br>0       | CAV<br>2       | CAV<br>1  | CAV<br>0       |
|      | 01 0100 | 294           | 094          | User Register<br>1        | User F    | Register  | 1[15:0]         |                 |           |           |           |           |           |           |           |          |                |                |           |                |
|      | 01 0101 | 295           | 095          | User Register<br>2        | User F    | Register  | 2[15:0]         |                 |           |           |           |           |           |           |           |          |                |                |           |                |
|      | 01 0110 |               | 096          | Comms<br>Setup            | CRA<br>T1 | CRA<br>T0 | 0               | CMO<br>D        | SIZE<br>4 | SIZE<br>3 | SIZE<br>2 | SIZE<br>1 | SIZE<br>0 | ADD<br>4  | ADD<br>3  | ADD<br>2 | ADD<br>1       | ADD<br>0       | TES<br>T  | DR<br>MOD<br>E |
|      | 01 0111 |               | 097          | Serial<br>Number 0        | User S    | Serial Nu | ımber[15        | 5:0]            |           | I         | I         | I         |           |           |           |          |                | I              |           |                |
|      | 01 1000 |               | 098          | Serial<br>Number 1        | User S    | Serial Nu | ımber[31        | 1:16]           |           |           |           |           |           |           |           |          |                |                |           |                |
|      | 01 1001 |               | 099          | Serial<br>Number 2        | User S    | Serial Nu | ımber[47        | 7:32]           |           |           |           |           |           |           |           |          |                |                |           |                |
|      | 01 1010 |               | 09A          | Trim Voltage              | Reser     | ved       |                 |                 |           |           |           |           |           |           | TV5       | TV4      | TV3            | TV2            | TV1       | TV0            |
|      | 01 1011 | 29B           | 09B          | Cell Fault<br>Mask        |           |           | CFM<br>14       | CFM<br>13       | CFM<br>12 | CFM<br>11 | CFM<br>10 | CFM<br>9  | CFM<br>8  | CFM<br>7  | CFM<br>6  | CFM<br>5 | CFM<br>4       | CFM<br>3       | CFM<br>2  | CFM<br>1       |
|      | 01 1100 |               | 09C          | EEPROM<br>MISR            | EEPR      | OM MIS    | R[15:0]         |                 |           |           |           |           |           |           |           |          |                |                |           | <u> </u>       |
|      | 01 1101 |               | 09D          | EEPROM<br>CALC MISR       | EEPR      | OM Cald   | culated N       | MISR[15         | :0]       |           |           |           |           |           |           |          |                |                |           |                |
|      | 01 1110 |               | 09E          | EEPROM<br>MISR/CALC       | EEPR      | OM MIS    | R[23:16         | ]               |           |           |           |           | EEPR      | OM Cald   | culated N | MISR[23  | :16]           |                |           |                |

| , | Addr    | Write<br>10'h | Read<br>10'h | Register<br>Name            | Bit<br>15 | Bit<br>14 | Bit<br>13  | Bit<br>12  | Bit<br>11  | Bit<br>10  | Bit<br>9   | Bit<br>8  | Bit<br>7  | Bit<br>6  | Bit<br>5  | Bit<br>4  | Bit<br>3  | Bit<br>2  | Bit<br>1  | Bit<br>0  |
|---|---------|---------------|--------------|-----------------------------|-----------|-----------|------------|------------|------------|------------|------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
|   | 10 0000 | 2A0           | 0A0          | Cell 1<br>Balance<br>Value  | Cell 1    | Balance   | Value[1    | 5:0]       |            |            |            | •         | •         | •         |           | •         | •         |           |           |           |
|   | 10 0001 | 2A1           | 0A1          | Cell 2<br>Balance<br>Value  | Cell 2    | Balance   | Value[1    | 5:0]       |            |            |            |           |           |           |           |           |           |           |           |           |
|   | ~       |               | ~            | ~                           | ~         |           |            |            |            |            |            |           |           |           |           |           |           |           |           |           |
|   | 10 1101 | 2AD           | 0AD          | Cell 14<br>Balance<br>Value | Cell 14   | l Balanc  | e Value    | [15:0]     |            |            |            |           |           |           |           |           |           |           |           |           |
|   | 11 0000 | 2B0           | 0B0          | Balance<br>Status 1         |           |           | B1<br>C14  | B1<br>C13  | B1<br>C12  | B1<br>C11  | B1<br>C10  | B1<br>C9  | B1<br>C8  | B1<br>C7  | B1<br>C6  | B1<br>C5  | B1<br>C4  | B1<br>C3  | B1<br>C2  | B1<br>C1  |
|   | 11 0001 | 2B1           | 0B1          | Balance<br>Status 2         |           |           | B2<br>C14  | B2<br>C13  | B2<br>C12  | B2<br>C11  | B2<br>C10  | B2<br>C9  | B2<br>C8  | B2<br>C7  | B2<br>C6  | B2<br>C5  | B2<br>C4  | B2<br>C3  | B2<br>C2  | B2<br>C1  |
|   | ~       |               | ~            | ~                           | ~         |           |            |            |            |            |            | II.       | ~         | 1         |           | П         | 1         |           |           | 1         |
|   | 11 0010 | 2BD           | 0BD          | Balance<br>Status 14        |           |           | B14<br>C14 | B14<br>C13 | B14<br>C12 | B14<br>C11 | B14<br>C10 | B14<br>C9 | B14<br>C8 | B14<br>C7 | B14<br>C6 | B14<br>C5 | B14<br>C4 | B14<br>C3 | B14<br>C2 | B14<br>C1 |

| Page | Addr    | Write<br>10'h | Read<br>10'h | Register Name           | Bit<br>15 | Bit<br>14 | Bit<br>13 | Bit<br>12 | Bit<br>11 | Bit<br>10 | Bit<br>9 | Bit<br>8 | Bit<br>7 | Bit<br>6 | Bit<br>5 | Bit<br>4 | Bit<br>3 | Bit<br>2 | Bit<br>1 | Bit<br>0 |
|------|---------|---------------|--------------|-------------------------|-----------|-----------|-----------|-----------|-----------|-----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| 011  | 00 0001 |               | 0C1          | Scan Voltages           |           | •         |           | •         |           |           | •        |          |          |          |          |          |          |          |          |          |
|      | 00 0010 |               | 0C2          | Scan Temperatures       |           |           |           |           |           |           |          |          |          |          |          |          |          |          |          |          |
|      | 00 0011 |               | 0C3          | Scan Mixed              |           |           |           |           |           |           |          |          |          |          |          |          |          |          |          |          |
|      | 00 0100 |               | 0C4          | Scan Wires              |           |           |           |           |           |           |          |          |          |          |          |          |          |          |          |          |
|      | 00 0101 |               | 0C5          | Scan All                |           |           |           |           |           |           |          |          |          |          |          |          |          |          |          |          |
|      | 00 0110 |               | 0C6          | Scan Continuous         |           |           |           |           |           |           |          |          |          |          |          |          |          |          |          |          |
|      | 00 0111 |               | 0C7          | Scan Inhibit            |           |           |           |           |           |           |          |          |          |          |          |          |          |          |          |          |
|      | 00 1000 |               | 0C8          | Measure                 |           |           |           |           |           |           |          |          |          |          |          |          |          |          |          |          |
|      | 00 1001 |               | 0C9          | Scan Cell MUX           |           |           |           |           |           |           |          |          |          |          |          |          |          |          |          |          |
|      | 00 1010 |               | 0CA          | Balance Enable          |           |           |           |           |           |           |          |          |          |          |          |          |          |          |          |          |
|      | 00 1011 |               | 0CB          | Balance Inhibit         |           |           |           |           |           |           |          |          |          |          |          |          |          |          |          |          |
|      | 01 0000 |               | 0D0          | Roll Call               |           |           |           |           |           |           |          |          |          |          |          |          |          |          |          |          |
|      | 01 0001 |               | 0D1          | NAK                     |           |           |           |           |           |           |          |          |          |          |          |          |          |          |          |          |
|      | 01 0010 |               | 0D2          | ACK                     |           |           |           |           |           |           |          |          |          |          |          |          |          |          |          |          |
|      | 01 0011 |               | 0D3          | Comms Failure           |           |           |           |           |           |           |          |          |          |          |          |          |          |          |          |          |
|      | 01 0100 |               | 0D4          | Sleep                   |           |           |           |           |           |           |          |          |          |          |          |          |          |          |          |          |
|      | 01 0101 |               | 0D5          | Wakeup                  |           |           |           |           |           |           |          |          |          |          |          |          |          |          |          |          |
|      | 01 0110 |               | 0D6          | SReset                  |           |           |           |           |           |           |          |          |          |          |          |          |          |          |          |          |
|      | 01 0111 |               | 0D7          | Calc Register Checksum  |           |           |           |           |           |           |          |          |          |          |          |          |          |          |          |          |
|      | 01 1000 |               | 0D8          | Check Register Checksum |           |           |           |           |           |           |          |          |          |          |          |          |          |          |          |          |
|      | 01 1010 |               | 0DA          | Override Clear on Write |           |           |           |           |           |           |          |          |          |          |          |          |          |          |          |          |
|      | 01 1110 |               | 0DE          | HReset_Wakeup Precursor |           |           |           |           |           |           |          |          |          |          |          |          |          |          |          |          |
| ŀ    | 01 1111 |               | 0DF          | HReset                  |           |           |           |           |           |           |          |          |          |          |          |          |          |          |          |          |

### 15. Package Outline Drawing

For the most recent package outline drawing, see Q64.10x10D.

Q64.10x10D

64 Lead Thin Plastic Quad Flatpack Package Rev 3, 11/16











0° MIN.

1.00 ±0.05

H 2

0.08

0.05/0.15

R. MIN.

0.20 MIN.

0.20 MIN.

0.60 ±0.15

DETAIL "A"

SCALE: NONE

#### NOTES:

- 1. All dimensioning and tolerancing conform to ANSI Y14.5-1982.
- 2\ Datum plane I located at mold parting line and coincident with lead, where lead exits plastic body at bottom of parting line.
- Datums A-B and D to be determined at centerline between leads where leads exit plastic body at datum plane H.
- Dimensions do not include mold protrusion. Allowable mold protrusion is 0.254mm.
- 5. These dimensions to be determined at datum plane H.
- Package top dimensions are smaller than bottom dimensions and top of package will not overhang bottom of package.
- Does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm total at maximum material condition. Dambar cannot be located on the lower radius or the foot.
- 8. Controlling dimension: millimeter.
- 9. This outline conforms to JEDEC publication 95 registration MS-026, variation ACD.
- 10. Dimensions in ( ) are for reference only.

## 16. Ordering Information

| Part Number <sup>[1][2]</sup> | Part<br>Marking   | Package Description (RoHS Compliant) | Pkg.<br>Dwg.# | Carrier Type <sup>[3]</sup> | Temp. Range  |
|-------------------------------|-------------------|--------------------------------------|---------------|-----------------------------|--------------|
| RAA4892042GFT#AA0             | RAA 489204        | 64 Ld TQFP                           | Q64.10x10D    | Tray                        | -40 to +85°C |
| RAA4892042GFT#HA0             |                   |                                      |               | Reel, 1k                    |              |
| RTKA489204DE0000BU            | Evaluation Board  |                                      |               |                             |              |
| RTKA489204DK0000BU            | Daisy Chain Evalu | uation Kit                           |               |                             |              |

- 1. For the Moisture Sensitivity Level (MSL), see the RAA489204 device page. For more information about MSL, see TB363.
- 2. These Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J-STD-020.
- 3. See TB347 for details about reel specifications.

## 17. Revision History

| Revision | Date         | Description      |
|----------|--------------|------------------|
| 1.00     | Aug 24, 2021 | Initial release. |

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/